Degradation of Memory Retention Characteristics in DRAM Chip by Si Thinning for 3-D Integration

被引:20
|
作者
Lee, Kangwook [1 ]
Tanikawa, Seiya [2 ]
Murugesan, Mariappine [1 ]
Naganuma, Hideki [2 ]
Shimamoto, Haro
Fukushima, Takafumi [1 ]
Tanaka, Tetsu [2 ]
Koyanagi, Mitsumasa [1 ]
机构
[1] Tohoku Univ, New Ind Creat Hatchery Ctr, Sendai, Miyagi 9808579, Japan
[2] Tohoku Univ, Dept Bioengn & Robot, Sendai, Miyagi 9808579, Japan
关键词
3-D DRAM; mechanical strength; retention time; Si Young's modulus;
D O I
10.1109/LED.2013.2265336
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The Young's modulus (E) of Si substrate begin to noticeably decrease below 50-mu m thickness. The Young's modulus in 30-mu m thick Si substrate decreased by 30% compared to the modulus of 50-mu m thickness. In 30-mu m thick Si substrate, the lattice structure of Si atom is highly distorted. Large distortion of the lattice structure induces the Young's modulus reduction, consequently weakens the mechanical strength. A DRAM chip of 200-mu m thickness is bonded to a Si interposer and thinned down to 50/40/30/20-mu m thickness, respectively. The retention characteristics of DRAM cell are degraded depending on the decreasing of the chip thickness, especially dramatically degraded below 50-mu m thickness. The retention time of DRAM cell in the 20-mu m thick chip is shortened by similar to 40% compared to the 50-mu m thick chip, regardless of the well structure (triple-well, twin-well). The distortion of the lattice structure in the thin chip effects carrier recombination rates, consequently a shortening retention time of DRAM cell.
引用
收藏
页码:1038 / 1040
页数:3
相关论文
共 50 条
  • [41] 3-D surface integration in structured light 3-D scanning
    Long, Xi
    Zhong, Yuexian
    Li, Renju
    You, Zhifu
    [J]. Qinghua Daxue Xuebao/Journal of Tsinghua University, 2002, 42 (04): : 477 - 480
  • [42] A Monolithic 3-D Integration of RRAM Array and Oxide Semiconductor FET for In-Memory Computing in 3-D Neural Network
    Wu, Jixuan
    Mo, Fei
    Saraya, Takuya
    Hiramoto, Toshiro
    Kobayashi, Masaharu
    [J]. IEEE TRANSACTIONS ON ELECTRON DEVICES, 2020, 67 (12) : 5322 - 5328
  • [43] THINNING OF 3-D IMAGES USING THE SAFE POINT THINNING ALGORITHM (SPTA)
    MUKHERJEE, J
    CHATTERJI, BN
    DAS, PP
    [J]. PATTERN RECOGNITION LETTERS, 1989, 10 (03) : 167 - 173
  • [44] Integration of Ruthenium-based Wordline in a 3-D NAND Memory Devices
    Breuil, L.
    El Hajjam, G. K.
    Ramesh, S.
    Ajaykumar, A.
    Arreghini, A.
    Zhang, L.
    Sebaai, F.
    Nyns, L.
    Raymaekers, T.
    Rosmeulen, M.
    Van den Bosch, G.
    Furnemont, A.
    [J]. 2020 IEEE INTERNATIONAL MEMORY WORKSHOP (IMW 2020), 2020, : 12 - 15
  • [45] A Modular Shared L2 Memory Design for 3-D Integration
    Azarkhish, Erfan
    Rossi, Davide
    Loi, Igor
    Benini, Luca
    [J]. IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2015, 23 (08) : 1485 - 1498
  • [46] 3-D OPTICAL MEMORY
    WILSON, J
    [J]. ELECTRONICS & WIRELESS WORLD, 1987, 93 (1613): : 308 - 308
  • [47] A 3-D potential model to assess DC characteristics of Si FinFETs
    U. F. Ahmed
    M. M. Ahmed
    [J]. Journal of Computational Electronics, 2019, 18 : 893 - 905
  • [48] A 3-D potential model to assess DC characteristics of Si FinFETs
    Ahmed, U. F.
    Ahmed, M. M.
    [J]. JOURNAL OF COMPUTATIONAL ELECTRONICS, 2019, 18 (03) : 893 - 905
  • [49] Memory for 3-D objects
    Gomez, Pablo
    [J]. CANADIAN JOURNAL OF EXPERIMENTAL PSYCHOLOGY-REVUE CANADIENNE DE PSYCHOLOGIE EXPERIMENTALE, 2008, 62 (04): : 272 - 272
  • [50] Impact of Self-Heating Effect on the Retention of 3-D NAND Flash Memory
    Wang, Kunliang
    Lun, Zhiyuan
    Chen, Wangyong
    Liu, Xiaoyan
    Du, Gang
    [J]. 2017 IEEE 24TH INTERNATIONAL SYMPOSIUM ON THE PHYSICAL AND FAILURE ANALYSIS OF INTEGRATED CIRCUITS (IPFA), 2017,