Fault simulation and test algorithm generation for random access memories

被引:28
|
作者
Wu, CF [1 ]
Huang, CT [1 ]
Cheng, KL [1 ]
Wu, CW [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
关键词
fault simulation; integrated-circuit testing; memory testing; RAM; semiconductor memory; test pattern generation;
D O I
10.1109/43.992771
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The size and density of semiconductor memories is rapidly growing, making them increasingly harder to test. New fault models and test algorithms have been continuously proposed to cover defects and failures of modern memory chips and cores. However, software tool support for automating the memory test development procedure is still insufficient. For this purpose, we have developed a fault simulator (called RAMSES) and a test algorithm generator (called TAGS) for random-access memories (RAMs). In this paper, we present the algorithms and other details of RAMSES and TAGS and the experimental results of these tools on various memory architectures and configurations. We show that efficient test algorithms can be generated automatically for bit-oriented memories, word-oriented memories, and multiport memories, with 100% coverage of the given typical RAM faults.
引用
收藏
页码:480 / 490
页数:11
相关论文
共 50 条
  • [1] Fault Diagnosis Using Test Primitives in Random Access Memories
    Al-Ars, Zaid
    Hamdioui, Said
    [J]. 2009 ASIAN TEST SYMPOSIUM, PROCEEDINGS, 2009, : 403 - 408
  • [2] A New Test Algorithm and Fault Simulator of Simplified Three-Cell Coupling Faults for Random Access Memories
    Wu, Tiancheng
    Fan, Weikang
    Gu, Yuefeng
    Fan, Feifan
    Li, Qiuhong
    [J]. IEEE ACCESS, 2024, 12 : 109218 - 109229
  • [3] A REALISTIC FAULT MODEL AND TEST ALGORITHMS FOR STATIC RANDOM-ACCESS MEMORIES
    DEKKER, R
    BEENKER, F
    THIJSSEN, L
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1990, 9 (06) : 567 - 572
  • [4] A March-based fault location algorithm for Static Random Access Memories
    Vardanian, VA
    Zorian, Y
    [J]. PROCEEDINGS OF THE EIGHTH IEEE INTERNATIONAL ON-LINE TESTING WORKSHOP, 2002, : 256 - 261
  • [5] A March-based fault location algorithm for Static random access memories
    Vardanian, VA
    Zorian, Y
    [J]. PROCEEDING OF THE 2002 IEEE INTERNATIONAL WORKSHOP ON MEMORY TECHNOLOGY, DESIGN AND TESTING, 2002, : 62 - 67
  • [6] Low Power March Memory Test Algorithm for Static Random Access Memories
    Kumar, G. Rajesh
    Babulu, K.
    [J]. INTERNATIONAL JOURNAL OF ENGINEERING, 2018, 31 (02): : 292 - 298
  • [7] AN EFFECTIVE TEST ALGORITHM AND DIAGNOSTIC IMPLEMENTATION FOR EMBEDDED STATIC RANDOM ACCESS MEMORIES
    Chen Ze-Wang
    Su Jian-Hua
    Wang You-Ren
    [J]. JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2011, 20 (07) : 1389 - 1402
  • [8] A parallel test algorithm for pattern sensitive faults in semiconductor random access memories
    Lee, JC
    Kang, YS
    Kang, SH
    [J]. ISCAS '97 - PROCEEDINGS OF 1997 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS I - IV: CIRCUITS AND SYSTEMS IN THE INFORMATION AGE, 1997, : 2721 - 2724
  • [9] ALGORITHM FOR TESTING RANDOM-ACCESS MEMORIES
    KNAIZUK, J
    HARTMANN, CRP
    [J]. IEEE TRANSACTIONS ON COMPUTERS, 1977, 26 (04) : 414 - 416
  • [10] Fault detection and diagnosis of interconnects of random access memories
    Zhao, J
    Meyer, FJ
    Lombardi, F
    [J]. 16TH IEEE VLSI TEST SYMPOSIUM, PROCEEDINGS, 1998, : 42 - 47