Thermal-aware test scheduling using network-on-chip under multiple clock rates

被引:3
|
作者
Salamy, Hassan [1 ]
Harmanani, Haidar M. [2 ]
机构
[1] SW Texas State Univ, Ingram Sch Engn, San Marcos, TX 78666 USA
[2] Lebanese Amer Univ, Dept Comp Sci, Byblos, Lebanon
关键词
network-on-chip; test scheduling; SoC; ILP; simulated annealing; OPTIMIZATION;
D O I
10.1080/00207217.2012.713016
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The increasing trend in the number of cores on a single chip has led to scalability and bandwidth issues in bus-based communication. Network-on-chip (NoC) techniques have emerged as a solution that provides a much needed flexibility and scalability in the era of multi-cores. This article presents an optimal integer linear programming (ILP) formulation and a simulated annealing (SA) solution to thermal and power-aware test scheduling of cores in an NoC-based SoC using multiple clock rates. The methods have been implemented and results on various benchmarks are presented.
引用
收藏
页码:408 / 424
页数:17
相关论文
共 50 条
  • [31] Test Scheduling for Network-on-Chip Using XY-Direction Connected Subgraph Partition and Multiple Test Clocks
    Hu, Cong
    Li, Zhi
    Xu, Chuanpei
    Jia, Mengyi
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2016, 32 (01): : 31 - 42
  • [32] Thermal-Aware SoC Test Scheduling with Test Set Partitioning and Interleaving
    Zhiyuan He
    Zebo Peng
    Petru Eles
    Paul Rosinger
    Bashir M. Al-Hashimi
    Journal of Electronic Testing, 2008, 24 : 247 - 257
  • [33] Thermal-Aware Task Scheduling for 3D-Network-on-Chip: A Bottom to Top Scheme
    Cui, Yingnan
    Zhang, Wei
    Chaturvedi, Vivek
    Liu, Weichen
    He, Bingsheng
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2016, 25 (01)
  • [34] Thermal-aware application mapping using genetic and fuzzy logic techniques for minimizing temperature in three-dimensional network-on-chip
    Asadzadeh, Farzaneh
    Reza, Akram
    Reshadi, Midia
    Khademzadeh, Ahmad
    JOURNAL OF SUPERCOMPUTING, 2024, 80 (08): : 11214 - 11240
  • [35] Test Scheduling for Network-on-Chip Using XY-Direction Connected Subgraph Partition and Multiple Test Clocks
    Cong Hu
    Zhi Li
    Chuanpei Xu
    Mengyi Jia
    Journal of Electronic Testing, 2016, 32 : 31 - 42
  • [36] Preemptive Test Scheduling for Network-on-Chip Using Particle Swarm Optimization
    Manna, Kanchan
    Singh, Shailesh
    Chattopadhyay, Santanu
    Sengupta, Indranil
    VLSI DESIGN AND TEST, VDAT 2013, 2013, 382 : 74 - 82
  • [37] Thermal-aware SoC test scheduling with test set partitioning and interleaving
    He, Zhiyuan
    Peng, Zebo
    Eles, Petru
    Rosinger, Paul
    Al-Hashimi, Bashir M.
    21ST IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2006, : 477 - +
  • [38] Thermal-aware SoC test scheduling with test set partitioning and interleaving
    He, Zhiyuan
    Peng, Zebo
    Eles, Petru
    Rosinger, Paul
    Al-Hashimi, Bashir M.
    JOURNAL OF ELECTRONIC TESTING-THEORY AND APPLICATIONS, 2008, 24 (1-3): : 247 - 257
  • [39] BARR: Congestion aware scheduling algorithm for Network-on-Chip router
    Su, Nan
    Wang, Kun
    Yu, Xiaoshan
    Gu, Huaxi
    Guo, Yantao
    Chen, Jiayi
    IEICE ELECTRONICS EXPRESS, 2017, 14 (03):
  • [40] A Power, Thermal and Reliability-Aware Network-on-Chip
    Sharma, Ashish
    Gupta, Yogendra
    Yadav, Sonal
    Bhargava, Lava
    Gaur, Manoj Singh
    Laxmi, Vijay
    2017 3RD IEEE INTERNATIONAL SYMPOSIUM ON NANOELECTRONIC AND INFORMATION SYSTEMS (INIS), 2017, : 243 - 245