Thermal-aware test scheduling using network-on-chip under multiple clock rates

被引:3
|
作者
Salamy, Hassan [1 ]
Harmanani, Haidar M. [2 ]
机构
[1] SW Texas State Univ, Ingram Sch Engn, San Marcos, TX 78666 USA
[2] Lebanese Amer Univ, Dept Comp Sci, Byblos, Lebanon
关键词
network-on-chip; test scheduling; SoC; ILP; simulated annealing; OPTIMIZATION;
D O I
10.1080/00207217.2012.713016
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The increasing trend in the number of cores on a single chip has led to scalability and bandwidth issues in bus-based communication. Network-on-chip (NoC) techniques have emerged as a solution that provides a much needed flexibility and scalability in the era of multi-cores. This article presents an optimal integer linear programming (ILP) formulation and a simulated annealing (SA) solution to thermal and power-aware test scheduling of cores in an NoC-based SoC using multiple clock rates. The methods have been implemented and results on various benchmarks are presented.
引用
收藏
页码:408 / 424
页数:17
相关论文
共 50 条
  • [41] Thermal-Aware Job Allocation and Scheduling for Three Dimensional Chip Multiprocessor
    Liu, Shaobo
    Zhang, Jingyi
    Wu, Qing
    Qiu, Qinru
    PROCEEDINGS OF THE ELEVENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2010), 2010, : 390 - 398
  • [42] Temperature Estimation Model and Applications to Thermal-Aware Test Scheduling
    Cao Bei
    Xiao Liyi
    Wang Yongsheng
    PROCEEDINGS OF 2010 3RD IEEE INTERNATIONAL CONFERENCE ON COMPUTER SCIENCE AND INFORMATION TECHNOLOGY (ICCSIT 2010), VOL 5, 2010, : 320 - 323
  • [43] THAMON: Thermal-aware High-performance Application Mapping onto Opto-electrical network-on-chip
    Abdollahi, Meisam
    Firouzabadi, Yasaman
    Dehghani, Fatemeh
    Mohammadi, Siamak
    JOURNAL OF SYSTEMS ARCHITECTURE, 2021, 121
  • [44] Thermal-aware Dynamic Buffer Allocation for Proactive Routing Algorithm on 3D Network-on-Chip Systems
    Lee, Yuan-Sheng
    Hsin, Hsien-Kai
    Chen, Kun-Chih
    Chang, En-Jui
    Wu, An-Yeu
    2014 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2014,
  • [45] Test scheduling for network-on-chip with BIST and precedence constraints
    Liu, C
    Cota, É
    Sharif, H
    Pradhan, DK
    INTERNATIONAL TEST CONFERENCE 2004, PROCEEDINGS, 2004, : 1369 - 1378
  • [46] A TDM test scheduling method for network-on-chip systems
    Nolen, John Mark
    Mahapatra, Rabi
    MTV 2005: SIXTH INTERNATIONAL WORKSHOP ON MICROPRESSOR TEST AND VERIFICATION: COMMON CHALLENGES AND SOLUTIONS, PROCEEDINGS, 2006, : 90 - +
  • [47] Thermal-Aware 3D Network-On-Chip (3D NoC) Designs: Routing Algorithms and Thermal Managements
    Chen, Kun-Chih
    Chao, Chih-Hao
    Wu, An-Yeu
    IEEE CIRCUITS AND SYSTEMS MAGAZINE, 2015, 15 (04) : 45 - 69
  • [48] Thermal-aware Task Scheduling for 3D-Network-on-Chip: A Bottom-to-Top Scheme
    Cui, Yingnan
    Zhang, Wei
    Chaturvedi, Vivek
    Liu, Weichen
    He, Bingsheng
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 224 - 227
  • [49] <bold>Thermal-Aware Scheduling: A solution for Future Chip Multiprocessors Thermal Problems</bold>
    Stavrou, Kyrlakos
    Trancoso, Pedro
    DSD 2006: 9TH EUROMICRO CONFERENCE ON DIGITAL SYSTEM DESIGN: ARCHITECTURES, METHODS AND TOOLS, PROCEEDINGS, 2006, : 123 - +
  • [50] Thermal-aware SoC Test Scheduling with Voltage/Frequency Scaling and Test Partition
    Ying Zhang
    Li Ling
    Jianhui Jiang
    Jie Xiao
    Journal of Electronic Testing, 2018, 34 : 447 - 460