Modeling and Simulation of Negative Capacitance Gate on Ge FETs

被引:5
|
作者
Liao, Yu-Hung [1 ]
Fan, Sheng-Ting [2 ]
Liu, C. W. [1 ,2 ]
机构
[1] Natl Taiwan Univ, Dept Elect Engn, Taipei 106, Taiwan
[2] Natl Taiwan Univ, Grad Inst Elect Engn, Taipei 106, Taiwan
关键词
D O I
10.1149/07508.0461ecst
中图分类号
O646 [电化学、电解、磁化学];
学科分类号
081704 ;
摘要
In this work, a polysilicon-ferroelectric gate capacitor is proposed to be stacked on the Ge-MOSFET to simultaneously maintain the stability and the potential amplification in the sub-threshold region of a Negative Capacitance Field Effect Transistor. Hence, the non-hysteresis ID-VG characteristics with sub-60mV/dec subthreshold slope can be designed. A simple capacitance model including the effects of gate-to-source/drain overlap, interface trap states at oxide/Ge, and polysilicon/FE/metal is presented to analyze the subthreshold behavior. The optimized SS is further improved when the direct S/D overlap with floating metal of Ge-MOSFET increases. The polysilicon doping concentration causes the trade-off between subthreshold swing and hysteresis-free maximum voltage. The impact of the interface traps at the FE/poly interface on the device performance and the optimization approach are also discussed.
引用
收藏
页码:461 / 467
页数:7
相关论文
共 50 条
  • [31] Compact Modeling of Charge, Capacitance, and Drain Current in III-V Channel Double Gate FETs
    Yadav, Chandan
    Agrawal, Mayank
    Agarwal, Amit
    Chauhan, Yogesh Singh
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2017, 16 (02) : 347 - 354
  • [32] Negative Capacitance Gate-All-Around Tunnel FETs for Highly Sensitive Label-Free Biosensors
    Sakib, Fahimul Islam
    Hasan, Md Azizul
    Hossain, Mainul
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (01) : 311 - 317
  • [33] Investigation of Ferroelectric Granularity for Double-Gate Negative-Capacitance FETs Considering Position and Number Fluctuations
    Fan, Che-Lun
    Tseng, Kuei-Yang
    Liu, You-Sheng
    Su, Pin
    2019 SILICON NANOELECTRONICS WORKSHOP (SNW), 2019, : 39 - 40
  • [34] Semiconductor Capacitance Penalty per Gate in Single- and Double-Gate FETs
    Majumdar, Amlan
    IEEE ELECTRON DEVICE LETTERS, 2014, 35 (06) : 609 - 611
  • [35] Comparative Study of Negative Capacitance Ge pFETs With HfZrOx Partially and Fully Covering Gate Region
    Zhou, Jiuren
    Han, Genquan
    Li, Jing
    Peng, Yue
    Liu, Yan
    Zhang, Jincheng
    Sun, Qing-Qing
    Zhang, David Wei
    Hao, Yue
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (12) : 4838 - 4843
  • [36] Nonideality of Negative Capacitance Ge Field-Effect Transistors Without Internal Metal Gate
    Wu, Jibao
    Kanyang, Ruoying
    Han, Genquan
    Zhou, Jiuren
    Liu, Yan
    Wang, Yibo
    Peng, Yue
    Zhang, Jincheng
    Sun, Qing-Qing
    Zhang, David Wei
    Hao, Yue
    IEEE ELECTRON DEVICE LETTERS, 2018, 39 (04) : 614 - 617
  • [37] NOISE MODELING IN SUBMICROMETER-GATE FETS
    CARNEZ, B
    CAPPY, A
    FAUQUEMBERGUE, R
    CONSTANT, E
    SALMER, G
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1981, 28 (07) : 784 - 789
  • [38] Compact Modeling of Multi-Layered MoS2 FETs Including Negative Capacitance Effect
    Nandan, Keshari
    Yadav, Chandan
    Rastogi, Priyank
    Toral-Lopez, Alejandro
    Marin-Sanchez, Antonio
    Marin, Enrique G.
    Ruiz, Francisco G.
    Bhowmick, Somnath
    Chauhan, Yogesh S.
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 : 1177 - 1183
  • [39] Parasitic Gate Capacitance Model for N-Stack Forksheet FETs
    Sharma, Sanjay
    Sahay, Shubham
    Dey, Rik
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (03) : 1728 - 1736
  • [40] Performance Analysis of Dielectric Engineered Negative Capacitance Tunnel FETs
    Harikumar, K. R.
    Das, Midhun P.
    Shikha, U. S.
    James, Rekha K.
    Pradeep, Anju
    2022 IEEE 3RD INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS, VLSI SATA, 2022,