A 1-1-1-1 MASH Delta-Sigma Modulator With Dynamic Comparator-Based OTAs

被引:32
|
作者
Yamamoto, Kentaro [1 ]
Carusone, Anthony Chan [1 ]
机构
[1] Univ Toronto, Toronto, ON M5S 3G4, Canada
关键词
ADC; CBSC; delta-sigma modulator; DCBOTA; dynamic comparator; switched capacitor; ZCBC; SWITCHED-CAPACITOR CIRCUITS; PIPELINED ADC; CMOS; NOISE; MS/S;
D O I
10.1109/JSSC.2012.2196732
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A dynamic comparator-based OTA is introduced as a replacement for a conventional OTA. It performs charge transfer in a switched-capacitor circuit by repeatedly evaluating the polarity of the differential input using a dynamic clocked comparator and injecting current pulses at the output to move the input voltage toward zero. The amplitude of the current pulse is reduced each time the input voltage crosses zero to provide fast but accurate settling of the output voltage. Dynamic comparator-based OTAs are applied to the design of a 1-1-1-1 MASH delta-sigma modulator. The 65-nm CMOS prototype achieves a 70.4 dB peak SNDR over a 2.5-MHz bandwidth while consuming 3.73 mW from a 1.2-V supply. The 276-fJ/conv-step FoM represents a four times improvement over previously-reported delta-sigma modulators using zero-crossing-based circuits or comparator-based switched capacitors. Because of the dynamic operation of the OTAs and discrete-time delta-sigma modulator architecture, both bandwidth and power consumption linearly scale with the sampling frequency without any reconfiguration of the modulator.
引用
收藏
页码:1866 / 1883
页数:18
相关论文
共 50 条
  • [21] MASH 2-1 MULTI-BIT SIGMA-DELTA MODULATOR FOR WLAN
    Zhang, Yu
    Xie, Ning
    Wang, Hui
    He, Yejun
    Xie, Ning
    PROCEEDINGS OF THE 2011 3RD INTERNATIONAL CONFERENCE ON FUTURE COMPUTER AND COMMUNICATION (ICFCC 2011), 2011, : 157 - +
  • [22] 1–0–1 Cascaded Sigma–Delta Modulator with Internal Feedback
    Ning Xie
    Yu Zhang
    Hui Wang
    Wireless Personal Communications, 2013, 71 : 1505 - 1510
  • [23] Digital Noise-Cancellation Circuit Implementation Using Proposed Algorithm and Karnaugh Map in a MASH 2-1 Delta-Sigma Modulator
    Xiao, Xiong
    Huang, Chong-Cheng
    Sung, Guo-Ming
    Lee, Chun-Ting
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2022, 31 (10)
  • [24] A 1-V 100-dB Dynamic Range 24.4-kHz Bandwidth Delta-Sigma Modulator
    Chang, Chia-Ling
    Wu, Jieh-Tsorng
    2013 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2013, : 813 - 816
  • [25] 2ND-ORDER DELTA-SIGMA MODULATOR WITH 2-1 BIT QUANTIZERS
    TAN, N
    ERIKSSON, S
    ELECTRONICS LETTERS, 1992, 28 (16) : 1486 - 1488
  • [26] Modeling and simulation of digital recombination network for 2-1-1 cascaded doubled-sampled delta-sigma modulator
    Salinas-Cruz, R
    Espinosa-Flores, G
    ICCDCS 2004: Fifth International Caracas Conference on Devices, Circuits and Systems, 2004, : 195 - 199
  • [27] A Noise-shaping SAR Assisted MASH 2-1 Sigma-Delta Modulator
    Lin, Yu-Sian
    Chang, Soon-Jyh
    Wei, Chia-Ling
    2020 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2020,
  • [28] An FPGA Based Passive K-Delta-1-Sigma Modulator
    Roy, Angsuman
    Meza, Matthew
    Yurgelon, Joey
    Baker, R. Jacob
    2015 IEEE 58TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2015,
  • [29] Calculation of sequence lengths in MASH 1-1-1 Digital Delta Sigma Modulators with a constant input
    Hosseini, Kaveh
    Kennedy, Michael Peter
    McCarthy, Cathal
    2007 PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2007, : 13 - +
  • [30] A 0.5-V Wideband Amplifier for a 1-MHz CT Complex Delta-Sigma Modulator
    He, Xiao-Yong
    Pun, Kong-Pang
    Kinget, Peter
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2009, 56 (11) : 805 - 809