A 1-1-1-1 MASH Delta-Sigma Modulator With Dynamic Comparator-Based OTAs

被引:32
|
作者
Yamamoto, Kentaro [1 ]
Carusone, Anthony Chan [1 ]
机构
[1] Univ Toronto, Toronto, ON M5S 3G4, Canada
关键词
ADC; CBSC; delta-sigma modulator; DCBOTA; dynamic comparator; switched capacitor; ZCBC; SWITCHED-CAPACITOR CIRCUITS; PIPELINED ADC; CMOS; NOISE; MS/S;
D O I
10.1109/JSSC.2012.2196732
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A dynamic comparator-based OTA is introduced as a replacement for a conventional OTA. It performs charge transfer in a switched-capacitor circuit by repeatedly evaluating the polarity of the differential input using a dynamic clocked comparator and injecting current pulses at the output to move the input voltage toward zero. The amplitude of the current pulse is reduced each time the input voltage crosses zero to provide fast but accurate settling of the output voltage. Dynamic comparator-based OTAs are applied to the design of a 1-1-1-1 MASH delta-sigma modulator. The 65-nm CMOS prototype achieves a 70.4 dB peak SNDR over a 2.5-MHz bandwidth while consuming 3.73 mW from a 1.2-V supply. The 276-fJ/conv-step FoM represents a four times improvement over previously-reported delta-sigma modulators using zero-crossing-based circuits or comparator-based switched capacitors. Because of the dynamic operation of the OTAs and discrete-time delta-sigma modulator architecture, both bandwidth and power consumption linearly scale with the sampling frequency without any reconfiguration of the modulator.
引用
收藏
页码:1866 / 1883
页数:18
相关论文
共 50 条
  • [41] Delta-sigma converters in the servo-drive technology (part 1)
    Bähr, Alexander
    Gröling, Christian
    Zink, Stefan
    Beineke, Stephan
    Konstruktion, 2012, (03): : 22 - 23
  • [42] A Line Coding for Digital RF Transmitter Using a 1-Bit Band-Pass Delta-Sigma Modulator
    Maehata, Takashi
    Kameda, Suguru
    Suematsu, Noriharu
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2018, E101B (11) : 2313 - 2319
  • [43] A Hybrid Equalizer for Protection of 1st-Order Delta-Sigma Modulator Against Side-Channel Attack
    Koo, Nahmil
    IEEE ACCESS, 2024, 12 : 175742 - 175751
  • [44] Cancellation for Asymmetrical Waveform in 1-bit Bandpass Delta-Sigma Modulators
    Maehata, Takashi
    Kameda, Suguru
    Suematsu, Noriharu
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2017, E100B (06) : 1017 - 1022
  • [45] Analysis and performance comparison of a cascade 3-1 delta-sigma topology
    Cornelissens, Koen
    Steyaert, Michiel
    2007 14TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-4, 2007, : 222 - 225
  • [46] Concurrent Dual-band 1-bit Digital Transmitter Using Band-Pass Delta-Sigma Modulator
    Maehata, Takashi
    Totani, Kazuyuki
    Kameda, Suguru
    Suematsu, Noriharu
    2013 EUROPEAN MICROWAVE CONFERENCE (EUMC), 2013, : 1523 - 1526
  • [47] 1-bit Band-Pass Delta-Sigma Modulator with Parallel IIR Form for Concurrent Multiband Digital Transmitter
    Maehata, Takashi
    Kameda, Suguru
    Suematsu, Noriharu
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2017, E100B (07) : 1152 - 1159
  • [48] 4TH-ORDER 2-STAGE DELTA-SIGMA MODULATOR USING BOTH 1 BIT AND MULTIBIT QUANTIZERS
    TAN, N
    ERIKSSON, S
    ELECTRONICS LETTERS, 1993, 29 (11) : 937 - 938
  • [49] Concurrent Dual-band 1-bit Digital Transmitter Using Band-Pass Delta-Sigma Modulator
    Maehata, Takashi
    Totani, Kazuyuki
    Kameda, Suguru
    Suematsu, Noriharu
    2013 8TH EUROPEAN MICROWAVE INTEGRATED CIRCUITS CONFERENCE (EUMIC), 2013, : 552 - 555
  • [50] A 0.5V 2-1 Cascaded Continuous-Time Delta-Sigma Modulator Synthesized with a New Method
    Chen, Yan
    Pun, Kong-pang
    53RD IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, 2010, : 1165 - 1168