A 1-1-1-1 MASH Delta-Sigma Modulator With Dynamic Comparator-Based OTAs

被引:32
|
作者
Yamamoto, Kentaro [1 ]
Carusone, Anthony Chan [1 ]
机构
[1] Univ Toronto, Toronto, ON M5S 3G4, Canada
关键词
ADC; CBSC; delta-sigma modulator; DCBOTA; dynamic comparator; switched capacitor; ZCBC; SWITCHED-CAPACITOR CIRCUITS; PIPELINED ADC; CMOS; NOISE; MS/S;
D O I
10.1109/JSSC.2012.2196732
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A dynamic comparator-based OTA is introduced as a replacement for a conventional OTA. It performs charge transfer in a switched-capacitor circuit by repeatedly evaluating the polarity of the differential input using a dynamic clocked comparator and injecting current pulses at the output to move the input voltage toward zero. The amplitude of the current pulse is reduced each time the input voltage crosses zero to provide fast but accurate settling of the output voltage. Dynamic comparator-based OTAs are applied to the design of a 1-1-1-1 MASH delta-sigma modulator. The 65-nm CMOS prototype achieves a 70.4 dB peak SNDR over a 2.5-MHz bandwidth while consuming 3.73 mW from a 1.2-V supply. The 276-fJ/conv-step FoM represents a four times improvement over previously-reported delta-sigma modulators using zero-crossing-based circuits or comparator-based switched capacitors. Because of the dynamic operation of the OTAs and discrete-time delta-sigma modulator architecture, both bandwidth and power consumption linearly scale with the sampling frequency without any reconfiguration of the modulator.
引用
收藏
页码:1866 / 1883
页数:18
相关论文
共 50 条
  • [31] All-digital 1-1 MASH delta-sigma time-to-digital converter via time-mode signal processing
    Young Jun Park
    Fei Yuan
    Analog Integrated Circuits and Signal Processing, 2020, 102 : 427 - 443
  • [32] All-digital 1-1 MASH delta-sigma time-to-digital converter via time-mode signal processing
    Park, Young Jun
    Yuan, Fei
    Yuan, Fei (fyuan@ryerson.ca), 1600, Springer (102): : 427 - 443
  • [33] All-digital 1-1 MASH delta-sigma time-to-digital converter via time-mode signal processing
    Park, Young Jun
    Yuan, Fei
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2020, 102 (02) : 427 - 443
  • [34] 1-0-1 Cascaded Sigma-Delta Modulator with Internal Feedback
    Xie, Ning
    Zhang, Yu
    Wang, Hui
    WIRELESS PERSONAL COMMUNICATIONS, 2013, 71 (02) : 1505 - 1510
  • [35] Error Model for a Sensor Interface System Based on the 1st Order Delta-Sigma Modulator Due to the Nonlinearity of the Sensor
    Halim, Tommy
    Leitis, Karsten
    2013 IEEE SENSORS, 2013, : 567 - 568
  • [36] A 1 V second order sigma-delta modulator
    Grech, I
    Micallef, J
    Debono, CJ
    Malcovati, P
    Maloberti, F
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2001, 27 (1-2) : 147 - 159
  • [37] A 1 V Second Order Sigma-Delta Modulator
    I. Grech
    J. Micallef
    C. J. Debono
    P. Malcovati
    F. Maloberti
    Analog Integrated Circuits and Signal Processing, 2001, 27 : 147 - 159
  • [38] High-Speed Nested Cascaded MASH Digital Delta-Sigma Modulator-Based Divider Controller
    Donnelly, Yann
    Mo, Hongjia
    Kennedy, Michael Peter
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [39] A 1V Low Power Second-Order Delta-Sigma Modulator for Biomedical Signal Applicaion
    Hsu, Chih-Han
    Tang, Kea-Tiong
    2013 35TH ANNUAL INTERNATIONAL CONFERENCE OF THE IEEE ENGINEERING IN MEDICINE AND BIOLOGY SOCIETY (EMBC), 2013, : 2008 - 2011
  • [40] Self-Interference Mitigation using 1-Bit Bandpass Delta-Sigma Modulator with No Output Section
    Maehata, Takashi
    Motoyoshi, Mizuki
    Kameda, Suguru
    Suematsu, Noriharu
    2020 IEEE INTERNATIONAL SYMPOSIUM ON RADIO-FREQUENCY INTEGRATION TECHNOLOGY (RFIT), 2020, : 97 - 99