Design methodologies for high-performance noise-tolerant XOR-XNOR circuits

被引:45
|
作者
Goel, S [1 ]
Elgamel, MA
Bayoumi, MA
Hanafy, Y
机构
[1] Univ SW Louisiana, Ctr Adv Comp Studies, Lafayette, LA 70504 USA
[2] Arab Acad Sci & Technol, Alexandria, Egypt
关键词
arithmetic circuits; design methodology; noise tolerance; exclusive-OR-exclusive-NOR (XOR-XNOR) circuits;
D O I
10.1109/TCSI.2005.860119
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Scaling down to deep submicrometer (DSM) technology has made noise a metric of equal importance as compared to power, speed, and area. Smaller feature size, lower supply voltage, and higher frequency are some of the characteristics for DSM circuits that make them more vulnerable to noise. New designs and circuit techniques are required in order to achieve robustness in presence of noise. Novel methodologies for designing energy-efficient noise-tolerant exclusive-OR-exclusive-NOR circuits that can operate at low-supply voltages with good signal integrity and driving capability are proposed. The circuits designed, after applying the proposed methodologies, are characterized and compared with previously published circuits for reliability, speed and energy efficiency. To test the driving capability of the proposed circuits, they are embedded in an existing 5-2 compressor design. The average noise threshold energy (ANTE) is used for quantifying the noise immunity of the proposed circuits. Simulation results show that, compared with the best available circuit in literature, the proposed circuits exhibit better noise-immunity, lower power-delay product (PDP) and good driving capability. All of the proposed circuits prove to be faster and successfully work at all ranges of supply voltage starting from 3.3 V down to 0.6 V. The savings in the PDP range from 94% to 21% for the given supply voltage range respectively and the average improvement in the ANTE is 2.67X.
引用
收藏
页码:867 / 878
页数:12
相关论文
共 50 条
  • [1] Energy efficient and noise-tolerant XOR-XNOR circuit design
    Goel, S
    Elgamel, MA
    Bayoumi, M
    VLSI'03: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON VLSI, 2003, : 125 - 128
  • [2] Novel design methodology for high-performance XOR-XNOR circuit design
    Goel, S
    Elgamel, MA
    Bayoumi, MA
    16TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, SBCCI 2003, PROCEEDINGS, 2003, : 71 - 76
  • [3] A Novel Fast, Low-Power and High-Performance XOR-XNOR Cell
    Valashani, Majid Amini
    Mirzakuchaki, Sattar
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 694 - 697
  • [4] Design of New Low-Power High-Performance Full Adder with New XOR-XNOR Circuit
    Morad, Milad Jalalian Abbas
    Talebiyan, Seyyed Reza
    Pakniyat, Ebrahim
    SECOND INTERNATIONAL CONGRESS ON TECHNOLOGY, COMMUNICATION AND KNOWLEDGE (ICTCK 2015), 2015, : 153 - 158
  • [5] Comparative Performance Analysis of XOR-XNOR Function Based High-Speed CMOS Full Adder Circuits
    Prasad, Bhavani Y.
    Babu, Harish N.
    Reddy, Ramana K., V
    Dhanabal, R.
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON RELIABILTY, OPTIMIZATION, & INFORMATION TECHNOLOGY (ICROIT 2014), 2014, : 432 - 436
  • [6] A High-Performance Full Adder Circuit Based On A Novel 7-T XOR-XNOR Cell
    Ding, Yanyu
    Wang, Deming
    Huang, Qingqing
    Tan, Hongzhou
    MECHATRONICS AND INDUSTRIAL INFORMATICS, PTS 1-4, 2013, 321-324 : 361 - 366
  • [7] Noise-tolerant XOR-based conditional keeper for high fan-in dynamic circuits
    Hua, CH
    Hwang, W
    Chen, CK
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 444 - 447
  • [8] High-Performance Noise Tolerant Comparator Design for Arithmetic Circuits
    Meher, Preetisudha
    Mahapatra, Kamala Kanta
    2016 INTERNATIONAL SYMPOSIUM ON INTELLIGENT SIGNAL PROCESSING AND COMMUNICATION SYSTEMS (ISPACS), 2016, : 243 - 246
  • [9] 4-2 Compressor Design with New XOR-XNOR Module
    Kumar, Sanjeev
    Kumar, Manoj
    2014 FOURTH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING AND COMMUNICATION TECHNOLOGIES (ACCT 2014), 2014, : 106 - +
  • [10] DESIGN AND PERFORMANCE ANALYSIS OF FULL ADDER USING 6-T XOR-XNOR CELL
    Rao, K. Srinivasa
    Aditya, Marupaka
    Raja, B. S. D. Karthik
    Manisai, CH.
    Reddy, M. Tharun Sai
    Sravani, K. Girija
    FACTA UNIVERSITATIS-SERIES ELECTRONICS AND ENERGETICS, 2022, 35 (02) : 187 - 198