Design methodologies for high-performance noise-tolerant XOR-XNOR circuits

被引:45
|
作者
Goel, S [1 ]
Elgamel, MA
Bayoumi, MA
Hanafy, Y
机构
[1] Univ SW Louisiana, Ctr Adv Comp Studies, Lafayette, LA 70504 USA
[2] Arab Acad Sci & Technol, Alexandria, Egypt
关键词
arithmetic circuits; design methodology; noise tolerance; exclusive-OR-exclusive-NOR (XOR-XNOR) circuits;
D O I
10.1109/TCSI.2005.860119
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Scaling down to deep submicrometer (DSM) technology has made noise a metric of equal importance as compared to power, speed, and area. Smaller feature size, lower supply voltage, and higher frequency are some of the characteristics for DSM circuits that make them more vulnerable to noise. New designs and circuit techniques are required in order to achieve robustness in presence of noise. Novel methodologies for designing energy-efficient noise-tolerant exclusive-OR-exclusive-NOR circuits that can operate at low-supply voltages with good signal integrity and driving capability are proposed. The circuits designed, after applying the proposed methodologies, are characterized and compared with previously published circuits for reliability, speed and energy efficiency. To test the driving capability of the proposed circuits, they are embedded in an existing 5-2 compressor design. The average noise threshold energy (ANTE) is used for quantifying the noise immunity of the proposed circuits. Simulation results show that, compared with the best available circuit in literature, the proposed circuits exhibit better noise-immunity, lower power-delay product (PDP) and good driving capability. All of the proposed circuits prove to be faster and successfully work at all ranges of supply voltage starting from 3.3 V down to 0.6 V. The savings in the PDP range from 94% to 21% for the given supply voltage range respectively and the average improvement in the ANTE is 2.67X.
引用
收藏
页码:867 / 878
页数:12
相关论文
共 50 条
  • [41] Noise-tolerant dynamic CMOS circuits design by using true single-phase clock latching technique
    Wey, I-Chyn
    Chang, Chun-Wei
    Liao, Yu-Cheng
    Chou, Heng-Jui
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2015, 43 (07) : 854 - 865
  • [42] Design methodologies for noise in digital integrated circuits
    Shepard, KL
    1998 DESIGN AUTOMATION CONFERENCE, PROCEEDINGS, 1998, : 94 - 101
  • [43] High-performance noise-robust asynchronous circuits
    Golani, Pankaj
    Beerel, Peter A.
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 173 - +
  • [44] DESIGN OF HIGH-PERFORMANCE INTEGRATED-CIRCUITS
    JONES, KL
    OLDHAM, HE
    GEC-JOURNAL OF SCIENCE & TECHNOLOGY, 1982, 48 (02): : 61 - 68
  • [45] Design methodologies and architecture solutions for high-performance interconnects
    Pandini, D
    Forzan, C
    Baldi, L
    IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN: VLSI IN COMPUTERS & PROCESSORS, PROCEEDINGS, 2004, : 152 - 159
  • [46] LOW-POWER ADDER DESIGN TECHNIQUES FOR NOISE-TOLERANT APPLICATIONS
    Nahlus, Ihab
    Shaer, Lama
    Chehab, Ali
    Kayssi, Ayman
    Mansour, Mohammad
    2011 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2011, : 117 - 121
  • [47] Design of Nanoelectronic ICs: Noise-Tolerant Logic Based on Cyclic BDD
    Yanushkevich, S. N.
    Tangim, G.
    Kasai, S.
    Lyshevski, S. E.
    Shmerko, V. P.
    2012 12TH IEEE CONFERENCE ON NANOTECHNOLOGY (IEEE-NANO), 2012,
  • [48] Introduction to the special issue on “High performance analog circuits and design methodologies”
    Luong Mo Dang
    Hideki Asai
    Analog Integrated Circuits and Signal Processing, 2015, 85 : 235 - 236
  • [49] Introduction to the special issue on “High performance analog circuits and design methodologies”
    Roni Khazaka
    Yasuaki Inoue
    Analog Integrated Circuits and Signal Processing, 2014, 81 : 549 - 550
  • [50] Introduction to the special issue on "High performance analog circuits and design methodologies"
    Khazaka, Roni
    Inoue, Yasuaki
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2014, 81 (03) : 549 - 550