Design methodologies for high-performance noise-tolerant XOR-XNOR circuits

被引:45
|
作者
Goel, S [1 ]
Elgamel, MA
Bayoumi, MA
Hanafy, Y
机构
[1] Univ SW Louisiana, Ctr Adv Comp Studies, Lafayette, LA 70504 USA
[2] Arab Acad Sci & Technol, Alexandria, Egypt
关键词
arithmetic circuits; design methodology; noise tolerance; exclusive-OR-exclusive-NOR (XOR-XNOR) circuits;
D O I
10.1109/TCSI.2005.860119
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Scaling down to deep submicrometer (DSM) technology has made noise a metric of equal importance as compared to power, speed, and area. Smaller feature size, lower supply voltage, and higher frequency are some of the characteristics for DSM circuits that make them more vulnerable to noise. New designs and circuit techniques are required in order to achieve robustness in presence of noise. Novel methodologies for designing energy-efficient noise-tolerant exclusive-OR-exclusive-NOR circuits that can operate at low-supply voltages with good signal integrity and driving capability are proposed. The circuits designed, after applying the proposed methodologies, are characterized and compared with previously published circuits for reliability, speed and energy efficiency. To test the driving capability of the proposed circuits, they are embedded in an existing 5-2 compressor design. The average noise threshold energy (ANTE) is used for quantifying the noise immunity of the proposed circuits. Simulation results show that, compared with the best available circuit in literature, the proposed circuits exhibit better noise-immunity, lower power-delay product (PDP) and good driving capability. All of the proposed circuits prove to be faster and successfully work at all ranges of supply voltage starting from 3.3 V down to 0.6 V. The savings in the PDP range from 94% to 21% for the given supply voltage range respectively and the average improvement in the ANTE is 2.67X.
引用
收藏
页码:867 / 878
页数:12
相关论文
共 50 条
  • [31] Noise-Tolerant Superconducting Gates with High Fidelity
    Khan, Junaid
    Akram, Javed
    JOURNAL OF RUSSIAN LASER RESEARCH, 2023, 44 (02) : 135 - 147
  • [32] Novel design techniques for noise-tolerant power-gated CMOS circuits附视频
    Rumi Rastogi
    Sujata Pandey
    Journal of Semiconductors, 2017, (01) : 110 - 116
  • [33] Noise-Tolerant Superconducting Gates with High Fidelity
    Junaid Khan
    Javed Akram
    Journal of Russian Laser Research, 2023, 44 : 135 - 147
  • [34] Design and analysis of low-power 10-transistor full adders using novel XOR-XNOR gates
    Bui, HT
    Wang, Y
    Jiang, YT
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2002, 49 (01) : 25 - 30
  • [35] A new noise-tolerant dynamic logic circuit design
    Frustaci, Fabio
    Corsonello, Pasquale
    Cocorullo, Giuseppe
    2007 PH.D RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2007, : 233 - 236
  • [36] Noise-tolerant quantum MOS circuits using resonant tunneling devices
    Ding, L
    Mazumder, P
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2004, 3 (01) : 134 - 146
  • [37] Techniques for designing noise-tolerant multi-level combinational circuits
    Nepal, K.
    Bahar, R. I.
    Mundy, J.
    Patterson, W. R.
    Zaslavsky, A.
    2007 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, VOLS 1-3, 2007, : 576 - 581
  • [38] High-accurate and Noise-tolerant Texture Descriptor
    Akoushideh, Alireza
    Maybodi, Babak Mazloom-nezhad
    SEVENTH INTERNATIONAL CONFERENCE ON MACHINE VISION (ICMV 2014), 2015, 9445
  • [39] Noise-Tolerant Analog Circuits for Sensory Segmentation Based on Symmetric STDP Learning
    Tovar, Gessyca Maria
    Asai, Tetsuya
    Amemiya, Yoshihito
    ADVANCES IN NEURO-INFORMATION PROCESSING, PT II, 2009, 5507 : 851 - 858
  • [40] A noise-tolerant matchline scheme with XOR-based conditional keeper for energy-efficient TCAM
    Hua, Chung-Hsien
    Peng, Chi-Wei
    Hwang, Wei
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 971 - 974