Design methodologies for high-performance noise-tolerant XOR-XNOR circuits

被引:45
|
作者
Goel, S [1 ]
Elgamel, MA
Bayoumi, MA
Hanafy, Y
机构
[1] Univ SW Louisiana, Ctr Adv Comp Studies, Lafayette, LA 70504 USA
[2] Arab Acad Sci & Technol, Alexandria, Egypt
关键词
arithmetic circuits; design methodology; noise tolerance; exclusive-OR-exclusive-NOR (XOR-XNOR) circuits;
D O I
10.1109/TCSI.2005.860119
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Scaling down to deep submicrometer (DSM) technology has made noise a metric of equal importance as compared to power, speed, and area. Smaller feature size, lower supply voltage, and higher frequency are some of the characteristics for DSM circuits that make them more vulnerable to noise. New designs and circuit techniques are required in order to achieve robustness in presence of noise. Novel methodologies for designing energy-efficient noise-tolerant exclusive-OR-exclusive-NOR circuits that can operate at low-supply voltages with good signal integrity and driving capability are proposed. The circuits designed, after applying the proposed methodologies, are characterized and compared with previously published circuits for reliability, speed and energy efficiency. To test the driving capability of the proposed circuits, they are embedded in an existing 5-2 compressor design. The average noise threshold energy (ANTE) is used for quantifying the noise immunity of the proposed circuits. Simulation results show that, compared with the best available circuit in literature, the proposed circuits exhibit better noise-immunity, lower power-delay product (PDP) and good driving capability. All of the proposed circuits prove to be faster and successfully work at all ranges of supply voltage starting from 3.3 V down to 0.6 V. The savings in the PDP range from 94% to 21% for the given supply voltage range respectively and the average improvement in the ANTE is 2.67X.
引用
收藏
页码:867 / 878
页数:12
相关论文
共 50 条
  • [21] Low power and high performance dynamic CMOS XOR/XNOR gate design
    Wang, Jinhui
    Gong, Na
    Hou, Ligang
    Peng, Xiaohong
    Geng, Shuqin
    Wu, Wuchen
    MICROELECTRONIC ENGINEERING, 2011, 88 (08) : 2781 - 2784
  • [22] Cell Design Methodology Based on Transmission Gate for Low-Power High-Speed Balanced XOR-XNOR Circuits in Hybrid-CMOS Logic Style
    Nikoubin, Tooraj
    Grailoo, Mandieh
    Mozafari, Sayyed Hasan
    JOURNAL OF LOW POWER ELECTRONICS, 2010, 6 (04) : 503 - 512
  • [23] A new architecture for designing noise-tolerant digital circuits
    Lakes, Jeremy M.
    Lee, Samuel C.
    NANOSENSORS, BIOSENSORS, AND INFO-TECH SENSORS AND SYSTEMS 2011, 2011, 7980
  • [24] Noise-tolerant dynamic circuit design
    Wang, L
    Shanbhag, NR
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1: VLSI, 1999, : 549 - 552
  • [25] Skewed CMOS: Noise-tolerant high-performance low-power static circuit family
    Solomatnikov, A
    Somasekhar, D
    Sirisantana, N
    Roy, K
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2002, 10 (04) : 469 - 476
  • [26] Energy-efficiency bounds for noise-tolerant dynamic circuits
    Shanbhag, NR
    Wang, L
    ISCAS 2000: IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS - PROCEEDINGS, VOL IV: EMERGING TECHNOLOGIES FOR THE 21ST CENTURY, 2000, : 273 - 276
  • [27] A noise-tolerant dynamic circuit design technique
    Balamurugan, G
    Shanbhag, NR
    PROCEEDINGS OF THE IEEE 2000 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2000, : 425 - 428
  • [28] A new technique for noise-tolerant pipelined dynamic digital circuits
    Mendoza-Hernández, F
    Linares, M
    Champac, VH
    Díaz-Sánchez, A
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV, PROCEEDINGS, 2002, : 185 - 188
  • [29] New Noise-Tolerant Dynamic Circuit Design
    Su, Wei
    Jia, Song
    Li, Xiayu
    Liu, Limin
    Wang, Yuan
    2009 IEEE INTERNATIONAL CONFERENCE OF ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC 2009), 2009, : 254 - +
  • [30] Design and Implementation of Cost-Effective Probabilistic-Based Noise-Tolerant VLSI Circuits
    Wey, I-Chyn
    Chen, You-Gang
    Yu, Chang-Hong
    AndyWu, An-Yeu
    Chen, Jie
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (11) : 2411 - 2424