High-Performance Noise Tolerant Comparator Design for Arithmetic Circuits

被引:0
|
作者
Meher, Preetisudha [1 ]
Mahapatra, Kamala Kanta [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Rourkela 769008, India
关键词
Domino logic; Dynamic logic; Delay; Unity noise gain; Power-delay-product; PASS-TRANSISTOR LOGIC; CMOS;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a low power noise tolerant comparator design for arithmetic circuits. Instead of using domino logic, this paper uses a modified domino logic style. This logic uses semi-domino logic style and some extra footer transistors which lead to minimize power dissipation and noise of the comparator. The new comparator is compared with the basic domino comparator in terms of noise tolerance, delay, power consumption and power-delay product. Simulation results show the advantage of proposed comparator on the basic domino comparator in terms of noise, delay, power consumption and power-delay product. The performance of both the comparator circuits are based on UMC 180nm CMOS process models with a supply voltage of 1.8V evaluated by the comparing of the simulation results obtained from Cadence specter. From the simulation results, it can be seen clearly that the proposed comparator is quite faster, low power consuming and more noise tolerant than the basic domino comparator.
引用
收藏
页码:243 / 246
页数:4
相关论文
共 50 条
  • [1] Educational Design of High-Performance Arithmetic Circuits on FPGA
    Cappuccino, G
    Cappuccino, G
    Corsonello, P
    Perri, S
    IEEE TRANSACTIONS ON EDUCATION, 1999, 42 (04) : 366 - 366
  • [2] Design methodologies for high-performance noise-tolerant XOR-XNOR circuits
    Goel, S
    Elgamel, MA
    Bayoumi, MA
    Hanafy, Y
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2006, 53 (04) : 867 - 878
  • [3] Low-power high-performance arithmetic circuits and architectures
    Fahim, AM
    Elmasry, MI
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2002, 37 (01) : 90 - 94
  • [4] High-performance noise-robust asynchronous circuits
    Golani, Pankaj
    Beerel, Peter A.
    IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI, PROCEEDINGS: EMERGING VLSI TECHNOLOGIES AND ARCHITECTURES, 2006, : 173 - +
  • [5] DESIGN OF HIGH-PERFORMANCE INTEGRATED-CIRCUITS
    JONES, KL
    OLDHAM, HE
    GEC-JOURNAL OF SCIENCE & TECHNOLOGY, 1982, 48 (02): : 61 - 68
  • [6] HIGH-PERFORMANCE CMOS CURRENT COMPARATOR
    TANG, ATK
    TOUMAZOU, C
    ELECTRONICS LETTERS, 1994, 30 (01) : 5 - 6
  • [7] High-performance CMOS current comparator
    Tang, X.
    Pun, K. -P.
    ELECTRONICS LETTERS, 2009, 45 (20) : 1007 - 1008
  • [8] A HIGH-PERFORMANCE DIGITAL PHASE COMPARATOR
    COFFIELD, FE
    IEEE TRANSACTIONS ON INSTRUMENTATION AND MEASUREMENT, 1987, 36 (03) : 717 - 720
  • [9] VLSI Design of a High-Performance Multicontext MQ Arithmetic Coder
    Jing, Peng
    Zhang, Wei
    Yan, Long
    Liu, Yanyan
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2023, 31 (03) : 396 - 400
  • [10] Mixed Full Adder topologies for high-performance low-power arithmetic circuits
    Alioto, M.
    Di Cataldo, G.
    Palumbob, G.
    MICROELECTRONICS JOURNAL, 2007, 38 (01) : 130 - 139