High-Performance Noise Tolerant Comparator Design for Arithmetic Circuits

被引:0
|
作者
Meher, Preetisudha [1 ]
Mahapatra, Kamala Kanta [1 ]
机构
[1] Natl Inst Technol, Dept Elect & Commun Engn, Rourkela 769008, India
关键词
Domino logic; Dynamic logic; Delay; Unity noise gain; Power-delay-product; PASS-TRANSISTOR LOGIC; CMOS;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
This paper presents a low power noise tolerant comparator design for arithmetic circuits. Instead of using domino logic, this paper uses a modified domino logic style. This logic uses semi-domino logic style and some extra footer transistors which lead to minimize power dissipation and noise of the comparator. The new comparator is compared with the basic domino comparator in terms of noise tolerance, delay, power consumption and power-delay product. Simulation results show the advantage of proposed comparator on the basic domino comparator in terms of noise, delay, power consumption and power-delay product. The performance of both the comparator circuits are based on UMC 180nm CMOS process models with a supply voltage of 1.8V evaluated by the comparing of the simulation results obtained from Cadence specter. From the simulation results, it can be seen clearly that the proposed comparator is quite faster, low power consuming and more noise tolerant than the basic domino comparator.
引用
收藏
页码:243 / 246
页数:4
相关论文
共 50 条
  • [21] A Fault Tolerant Method for Residue Arithmetic Circuits
    Forsati, Rana
    Faez, Karim
    Moradi, Farnaz
    Rahbar, Afsaneh
    2009 INTERNATIONAL CONFERENCE ON INFORMATION MANAGEMENT AND ENGINEERING, PROCEEDINGS, 2009, : 59 - +
  • [22] Noise Analysis for Comparator-Based Circuits
    Sepke, Todd
    Holloway, Peter
    Sodini, Charles G.
    Lee, Hae-Seung
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2009, 56 (03) : 541 - 553
  • [23] A Memetic Approach to the Automatic Design of High-Performance Analog Integrated Circuits
    Liu, Bo
    Fernandez, Francisco V.
    Gielen, Georges
    Castro-Lopez, R.
    Roca, E.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2009, 14 (03)
  • [24] DESIGN OF HIGH-PERFORMANCE ANALOG CIRCUITS ON DIGITAL CMOS CHIPS.
    Vittoz, Eric A.
    1600, (SC-20):
  • [25] DESIGN OF A HIGH-PERFORMANCE, LOW-NOISE CHARGE PREAMPLIFIER
    WURTZ, LT
    WHELESS, WP
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1993, 40 (08): : 541 - 545
  • [26] High performance CMOS current comparator design
    Palmisano, G
    Palumbo, G
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1996, 43 (12): : 785 - 790
  • [27] High-performance single clock cycle CMOS comparator
    Lam, HM
    Tsui, CY
    ELECTRONICS LETTERS, 2006, 42 (02) : 75 - 77
  • [28] High-Performance 64-Bit Binary Comparator
    Anjuli
    Anand, Satyajit
    PROCEEDINGS OF THE 2014 INTERNATIONAL CONFERENCE ON RELIABILTY, OPTIMIZATION, & INFORMATION TECHNOLOGY (ICROIT 2014), 2014, : 512 - 519
  • [29] Design of High Speed and leakage Tolerant CMOS Comparator in UDSM Technology
    Soni, Upendra
    Vidyarthi, Abhay
    Akashe, Shyam
    2013 THIRD INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING & COMMUNICATION TECHNOLOGIES (ACCT 2013), 2013, : 326 - 329
  • [30] Design and Performance Analysis of Low-Power Arithmetic Circuits
    Pandey, Ritika
    Sharma, Pushpendra
    JOURNAL OF ACTIVE AND PASSIVE ELECTRONIC DEVICES, 2024, 18 (02): : 161 - 168