Optoelectronic-cache memory system architecture

被引:3
|
作者
Chiarulli, DM [1 ]
Levitan, SP [1 ]
机构
[1] UNIV PITTSBURGH, DEPT ELECT ENGN, PITTSBURGH, PA 15260 USA
关键词
D O I
10.1364/AO.35.002449
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
We present an investigation of the architecture of an optoelectronic cache that can integrate terabit optical memories with the electronic caches associated with high-performance uniprocessors and multiprocessors. The use of optoelectronic-cache memories enables these terabit technologies to provide transparently low-latency secondary memory with frame sizes comparable with disk pages but with latencies that approach those of electronic secondary-cache memories. This enables the implementation of terabit memories with effective access times comparable with the cycle times of current microprocessors. The cache design is based on the use of a smart-pixel array and combines parallel free-space optical input-output to-and-from optical memory with conventional electronic communication to the processor caches. This cache and the optical memory system to which it will interface provide a large random-access memory space that has a lower overall latency than that of magnetic disks and disk arrays. In addition, as a consequence of the high-bandwidth parallel input-output capabilities of optical memories, fault service times for the optoelectronic cache are substantially less than those currently achievable with any rotational media. (C) 1996 Optical Society of America
引用
收藏
页码:2449 / 2456
页数:8
相关论文
共 50 条
  • [31] Cache or Direct Access? Revitalizing Cache in Heterogeneous Memory File System
    Liu, Yubo
    Ren, Yuxin
    Liu, Mingrui
    Guo, Hanjun
    Miao, Xie
    Hu, Xinwei
    PROCEEDINGS OF THE 2023 1ST WORKSHOP ON DISRUPTIVE MEMORY SYSTEMS, DIMES 2023, 2023, : 38 - 44
  • [32] Object Fingerprint Cache for Heterogeneous Memory System
    Zhou, Fang
    Wu, Song
    Yue, Jianhui
    Jin, Hai
    Shen, Jiangqiu
    IEEE TRANSACTIONS ON COMPUTERS, 2023, 72 (09) : 2496 - 2507
  • [33] CACHE MEMORY REPLACEMENT POLICY FOR A UNIPROCESSOR SYSTEM
    COLAGIOVANNI, L
    SHAOUT, A
    ELECTRONICS LETTERS, 1990, 26 (08) : 509 - 510
  • [34] The cache memory system for CalmRISC32
    Lee, KW
    Lee, JS
    Park, GH
    Lee, JH
    Han, TD
    Kim, SD
    Kim, YC
    Jung, SW
    Lee, KY
    PROCEEDINGS OF THE SECOND IEEE ASIA PACIFIC CONFERENCE ON ASICS, 2000, : 323 - 326
  • [35] A study on cache mechanism in heterogeneous memory system
    Wang, Chao
    Zhang, Hui-Zhen
    Zhou, Xue-Hai
    Ma, Hong-Xing
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2011, 39 (06): : 1267 - 1271
  • [36] A Cache Architecture
    Subha, S.
    2013 15TH INTERNATIONAL CONFERENCE ON ADVANCED COMPUTING TECHNOLOGIES (ICACT), 2013,
  • [37] Configurable Cache Memory Architecture for Low-Energy Motion Estimation
    Martins, Anderson
    Penny, Wagner
    Weber, Matheus
    Agostini, Luciano
    Porto, Marcelo
    Palomino, Daniel
    Mattos, Julio
    Zatt, Bruno
    2018 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2018,
  • [38] RECONFIGURABLE CACHE MEMORY ARCHITECTURE FOR INTEGRAL IMAGE AND INTEGRAL HISTOGRAM APPLICATIONS
    Hsu, Po-Hao
    Chien, Shao-Yi
    2011 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS (SIPS), 2011, : 151 - 156
  • [39] An Efficient GPU Cache Architecture for Applications with Irregular Memory Access Patterns
    Li, Bingchao
    Wei, Jizeng
    Sun, Jizhou
    Annavaram, Murali
    Kim, Nam Sung
    ACM TRANSACTIONS ON ARCHITECTURE AND CODE OPTIMIZATION, 2019, 16 (03) : 1 - 24
  • [40] Cache Memory Design for Single Bit Architecture with Different Sense Amplifiers
    Agrawal, Reeya
    Kumar, Anjan
    AlQahtani, Salman A.
    Maashi, Mashael
    Khalaf, Osamah Ibrahim
    Aldhyani, Theyazn H. H.
    CMC-COMPUTERS MATERIALS & CONTINUA, 2022, 73 (02): : 2313 - 2331