Optoelectronic-cache memory system architecture

被引:3
|
作者
Chiarulli, DM [1 ]
Levitan, SP [1 ]
机构
[1] UNIV PITTSBURGH, DEPT ELECT ENGN, PITTSBURGH, PA 15260 USA
关键词
D O I
10.1364/AO.35.002449
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
We present an investigation of the architecture of an optoelectronic cache that can integrate terabit optical memories with the electronic caches associated with high-performance uniprocessors and multiprocessors. The use of optoelectronic-cache memories enables these terabit technologies to provide transparently low-latency secondary memory with frame sizes comparable with disk pages but with latencies that approach those of electronic secondary-cache memories. This enables the implementation of terabit memories with effective access times comparable with the cycle times of current microprocessors. The cache design is based on the use of a smart-pixel array and combines parallel free-space optical input-output to-and-from optical memory with conventional electronic communication to the processor caches. This cache and the optical memory system to which it will interface provide a large random-access memory space that has a lower overall latency than that of magnetic disks and disk arrays. In addition, as a consequence of the high-bandwidth parallel input-output capabilities of optical memories, fault service times for the optoelectronic cache are substantially less than those currently achievable with any rotational media. (C) 1996 Optical Society of America
引用
收藏
页码:2449 / 2456
页数:8
相关论文
共 50 条
  • [21] A Decentralized Load Balancing Architecture for Cache System
    Song, Mengjing
    Li, Hui
    Wu, Hao
    2015 INTERNATIONAL CONFERENCE ON CYBER-ENABLED DISTRIBUTED COMPUTING AND KNOWLEDGE DISCOVERY, 2015, : 114 - 119
  • [22] OPTIMIZED DIRECT METHOD ROUTING FOR CACHE MEMORY IN RISC ARCHITECTURE
    Priya, S.
    Kumar, R. Sathish
    Prabha, R.
    Baskar, S.
    IIOAB JOURNAL, 2018, 9 : 30 - 35
  • [23] A Buffer Cache Architecture for Smartphones with Hybrid DRAM/PCM Memory
    Lin, Ye-Jyun
    Yang, Chia-Lin
    Li, Hsiang-Pang
    Wang, Cheng-Yuan Michael
    2015 IEEE NON-VOLATILE MEMORY SYSTEMS AND APPLICATIONS SYMPOSIUM (NVMSA), 2015,
  • [24] INTELLIGENT CACHE FARMING ARCHITECTURE WITH THE RECOMMENDER SYSTEM
    Hiranpongsin, S.
    Bhattarakosol, P.
    JOURNAL OF ENGINEERING SCIENCE AND TECHNOLOGY, 2009, 4 (02) : 206 - 219
  • [25] Arithmetic image coding/decoding architecture based on a cache memory
    Osorio, RR
    Boo, M
    Bruguera, JD
    24TH EUROMICRO CONFERENCE - PROCEEDING, VOLS 1 AND 2, 1998, : 139 - 146
  • [26] Memory architecture exploration framework for cache based embedded SoC
    Kumar, T. S. Rajesh
    Ravikumar, C. P.
    Govindarajan, R.
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 553 - +
  • [27] ON THE EFFECTIVE USE OF A CACHE MEMORY SIMULATOR IN A COMPUTER ARCHITECTURE COURSE
    ROTITHOR, HG
    IEEE TRANSACTIONS ON EDUCATION, 1995, 38 (04) : 357 - 360
  • [28] FAULT-TOLERANT ARCHITECTURE IN A CACHE MEMORY CONTROL LSI
    OOI, Y
    KASHIMURA, M
    TAKEUCHI, H
    KAWAMURA, E
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1992, 27 (04) : 507 - 514
  • [29] PSP-Cache: A Low-Cost Fault-Tolerant Cache Memory Architecture
    Farbeh, Hamed
    Miremadi, Seyed Ghassem
    2014 DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION (DATE), 2014,
  • [30] The Salvage Cache: A fault-tolerant cache architecture for next-generation memory technologies
    Koh, Cheng-Kok
    Wong, Weng-Fai
    Chen, Yiran
    Li, Hai
    2009 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, 2009, : 268 - +