Optoelectronic-cache memory system architecture

被引:3
|
作者
Chiarulli, DM [1 ]
Levitan, SP [1 ]
机构
[1] UNIV PITTSBURGH, DEPT ELECT ENGN, PITTSBURGH, PA 15260 USA
关键词
D O I
10.1364/AO.35.002449
中图分类号
O43 [光学];
学科分类号
070207 ; 0803 ;
摘要
We present an investigation of the architecture of an optoelectronic cache that can integrate terabit optical memories with the electronic caches associated with high-performance uniprocessors and multiprocessors. The use of optoelectronic-cache memories enables these terabit technologies to provide transparently low-latency secondary memory with frame sizes comparable with disk pages but with latencies that approach those of electronic secondary-cache memories. This enables the implementation of terabit memories with effective access times comparable with the cycle times of current microprocessors. The cache design is based on the use of a smart-pixel array and combines parallel free-space optical input-output to-and-from optical memory with conventional electronic communication to the processor caches. This cache and the optical memory system to which it will interface provide a large random-access memory space that has a lower overall latency than that of magnetic disks and disk arrays. In addition, as a consequence of the high-bandwidth parallel input-output capabilities of optical memories, fault service times for the optoelectronic cache are substantially less than those currently achievable with any rotational media. (C) 1996 Optical Society of America
引用
收藏
页码:2449 / 2456
页数:8
相关论文
共 50 条
  • [41] FSLRU: A Page Cache Algorithm for Mobile Devices with Hybrid Memory Architecture
    Kang, Dong Hyun
    Eom, Young Ik
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2016, 62 (02) : 136 - 143
  • [42] Efficient System Level Cache Architecture for Multimedia SoC
    Karandikar, Prashant
    Mody, Mihir
    Sanghvi, Hetul
    Easwaran, Vasant
    Shankar, Prithvi Y. A.
    Gulati, Rahul
    Nandan, Niraj
    Das, Subrangshu
    2014 INTERNATIONAL CONFERENCE ON ADVANCES IN COMPUTING, COMMUNICATIONS AND INFORMATICS (ICACCI), 2014, : 635 - 639
  • [43] The collective: A cache-based system management architecture
    Chandra, R
    Zeldovich, N
    Sapuntzakis, C
    Lam, MS
    USENIX ASSOCIATION PROCEEDINGS OF THE 2ND SYMPOSIUM ON NETWORKED SYSTEMS DESIGN & IMPLEMENTATION (NSDI '05), 2005, : 259 - 272
  • [44] Error detection and correction in an optoelectronic memory system
    Hofmann, R
    Pandey, M
    Levitan, SP
    Chiarulli, D
    ADVANCED OPTICAL MEMORIES AND INTERFACES TO COMPUTER STORAGE, 1998, 3468 : 76 - 84
  • [45] OPTOELECTRONIC MULTIPORT ASSOCIATIVE MEMORY FOR DATA-FLOW COMPUTING ARCHITECTURE
    FYODOROV, VB
    OPTICAL COMPUTING, 1995, 139 : 87 - 91
  • [46] Using cache optimizing compiler for managing software cache on distributed shared memory system
    Nanri, T
    Sato, H
    Shimasaki, M
    HIGH PERFORMANCE COMPUTING ON THE INFORMATION SUPERHIGHWAY - HPC ASIA '97, PROCEEDINGS, 1997, : 312 - 318
  • [47] Teaching the cache memory system using a reconfigurable approach
    Quislant, Ricardo
    Herruzo, Ezequiel
    Plata, Oscar
    Ignacio Benavides, Jose
    Zapata, Emilio L.
    IEEE TRANSACTIONS ON EDUCATION, 2008, 51 (03) : 336 - 341
  • [48] Improving the Representativeness of Simulation Intervals for the Cache Memory System
    Bueno, Nicolas
    Castro, Fernando
    Pinuel, Luis
    Gomez-Perez, Jose I.
    Catthoor, Francky
    IEEE ACCESS, 2024, 12 : 5973 - 5985
  • [49] Thienoquinoidal System: Promising Molecular Architecture for Optoelectronic Applications
    Takimiya, Kazuo
    Kawabata, Kohsuke
    JOURNAL OF SYNTHETIC ORGANIC CHEMISTRY JAPAN, 2018, 76 (11) : 1176 - 1184
  • [50] Logging in Persistent Memory: to Cache, or Not to Cache?
    Li, Mengjie
    Ogleari, Matheus
    Zhao, Jishen
    MEMSYS 2017: PROCEEDINGS OF THE INTERNATIONAL SYMPOSIUM ON MEMORY SYSTEMS, 2017, : 177 - 179