A framework for design of multivalued logic functions and its application using CMOS ternary switches

被引:6
|
作者
Ali, MAH [1 ]
HassanAlshiroofi, FJ [1 ]
Rotithor, HG [1 ]
机构
[1] UNIV SEVENTH APRIL, DEPT ELECTR ENGN, SABRATA, LIBYA
关键词
D O I
10.1109/81.488807
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Two important problems in implementing multivalued logic (MVL) as compared to binary logic (BL) are the lack of an efficient logic minimization technique and larger chip area and power consumption for realizing an MVL function, In this paper, a new theory for the implementation of MVL is proposed in an attempt to address these problems. In the proposed theory, an MVL function is decomposed into a set of subfunctions that can be efficiently realized using switches that are multivalued-in-nature. Each switch consists of a group of more elementary switches, called subswitches. A complete set of algebraic operators and relations are presented to facilitate the construction of the switches from a set of subswitches. The proposed algebra can be used to minimize the number of subswitches required for each switch in a function realization, Application of the proposed theory to implementing a ternary logic (TL) truth table is illustrated which is expected to encourage further investigation into exploring the possibility of using TL as a competitor to BL, The realization of subswitches is done using CMOS transistors that has potential for a VLSI implementation which can have a small chip area and consume low power.
引用
收藏
页码:279 / 289
页数:11
相关论文
共 50 条
  • [31] Design and Application of Memristive Balanced Ternary Univariate Logic Circuit
    Wang, Xiaoyuan
    Zhang, Xinrui
    Dong, Chuantao
    Nath, Shimul Kanti
    Iu, Herbert Ho-Ching
    MICROMACHINES, 2023, 14 (10)
  • [32] Design of Ternary Logic Circuits Using GNRFET and RRAM
    Shaik Javid Basha
    P. Venkatramana
    Circuits, Systems, and Signal Processing, 2023, 42 : 7335 - 7356
  • [33] Design of Ternary Logic Circuits Using GNRFET and RRAM
    Basha, Shaik Javid
    Venkatramana, P.
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 42 (12) : 7335 - 7356
  • [34] Design of Ternary Logic and Arithmetic Circuits Using GNRFET
    Sandhie, Zarin Tasnim
    Ahmed, Farid Uddin
    Chowdhury, Masud H.
    IEEE OPEN JOURNAL OF NANOTECHNOLOGY, 2020, 1 : 77 - 87
  • [35] Design of a Ternary Logic Processor Using CNTFET Technology
    Gadgil, Sharvani
    Sandesh, Goli Naga
    Vudadha, Chetan
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2024, 43 (09) : 5809 - 5833
  • [36] Design of ternary logic gates and circuits using GNRFETs
    Madhuri, Badugu Divya
    Sunithamani, Subramani
    IET CIRCUITS DEVICES & SYSTEMS, 2020, 14 (07) : 972 - 979
  • [37] Design of Analog to Digital Converter Using CMOS Logic
    Iyappan, P.
    Jamuna, P.
    Vijayasamundiswary, S.
    2009 INTERNATIONAL CONFERENCE ON ADVANCES IN RECENT TECHNOLOGIES IN COMMUNICATION AND COMPUTING (ARTCOM 2009), 2009, : 74 - +
  • [38] The urban design logic and its application in Architectural design
    Liu Xiaoping
    Progress in Industrial and Civil Engineering III, Pt 1, 2014, 638-640 : 2278 - 2285
  • [39] ANALYSIS AND DESIGN OPTIMIZATION OF DOMINO CMOS LOGIC WITH APPLICATION TO STANDARD CELLS
    PRETORIUS, JA
    SHUBAT, AS
    SALAMA, CAT
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (02) : 523 - 530
  • [40] Basic multiple-valued functions using recharge CMOS logic
    Berg, Y
    Aunet, S
    Noess, O
    Mirmotahari, O
    34TH INTERNATIONAL SYMPOSIUM ON MULTIPLE-VALUED LOGIC, PROCEEDINGS, 2004, : 346 - 351