A framework for design of multivalued logic functions and its application using CMOS ternary switches

被引:6
|
作者
Ali, MAH [1 ]
HassanAlshiroofi, FJ [1 ]
Rotithor, HG [1 ]
机构
[1] UNIV SEVENTH APRIL, DEPT ELECTR ENGN, SABRATA, LIBYA
关键词
D O I
10.1109/81.488807
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Two important problems in implementing multivalued logic (MVL) as compared to binary logic (BL) are the lack of an efficient logic minimization technique and larger chip area and power consumption for realizing an MVL function, In this paper, a new theory for the implementation of MVL is proposed in an attempt to address these problems. In the proposed theory, an MVL function is decomposed into a set of subfunctions that can be efficiently realized using switches that are multivalued-in-nature. Each switch consists of a group of more elementary switches, called subswitches. A complete set of algebraic operators and relations are presented to facilitate the construction of the switches from a set of subswitches. The proposed algebra can be used to minimize the number of subswitches required for each switch in a function realization, Application of the proposed theory to implementing a ternary logic (TL) truth table is illustrated which is expected to encourage further investigation into exploring the possibility of using TL as a competitor to BL, The realization of subswitches is done using CMOS transistors that has potential for a VLSI implementation which can have a small chip area and consume low power.
引用
收藏
页码:279 / 289
页数:11
相关论文
共 50 条
  • [21] ALU design using reconfigurable CMOS logic
    Srivastava, A
    Srinivasan, C
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL II, CONFERENCE PROCEEDINGS, 2002, : 663 - 666
  • [22] ON FIXED-POINTS OF MULTIVALUED FUNCTIONS ON COMPLETE LATTICES AND THEIR APPLICATION TO GENERALIZED LOGIC PROGRAMS
    Straccia, Umberto
    Ojeda-Aciego, Manuel
    Damasio, Carlos V.
    SIAM JOURNAL ON COMPUTING, 2009, 38 (05) : 1881 - 1911
  • [23] THEORY OF DIFFERENTIAL CURRENT SWITCHES AND LOGIC DESIGN OF TERNARY ECL CIRCUITS AT SWITCH LEVEL
    WU, XW
    ZHANG, ZA
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 71 (06) : 1023 - 1035
  • [24] On the Design of New Low-Power CMOS Standard Ternary Logic Gates
    Doostaregan, Akbar
    Moaiyeri, Mohammad Hossein
    Navi, Keivan
    Hashemipour, Omid
    15TH CSI INTERNATIONAL SYMPOSIUM ON COMPUTER ARCHITECTURE AND DIGITAL SYSTEMS (CADS 2010), 2010, : 115 - 120
  • [25] Realization of regular ternary logic functions using double-rail logic
    Iguchi, Y
    Sasao, T
    Matsuura, M
    Iseno, A
    PROCEEDINGS OF ASP-DAC '99: ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE 1999, 1999, : 331 - 334
  • [26] Design and Modeling of Carbon Nanotube Electromechanical Switches for Logic Device Application
    Peng, Bei
    Ding, Li
    Guo, Zaoyang
    JOURNAL OF COMPUTATIONAL AND THEORETICAL NANOSCIENCE, 2011, 8 (10) : 1967 - 1972
  • [27] Design of OP-AMP using CMOS Technology & Its Application
    Katara, Arun
    Balwani, Riya
    Wagh, Priya
    Salankar, Prachi
    2016 INTERNATIONAL CONFERENCE ON ELECTRICAL, ELECTRONICS, AND OPTIMIZATION TECHNIQUES (ICEEOT), 2016, : 3633 - 3636
  • [28] A new ternary MVL based completion detection method for the design of selftimed circuits using dynamic CMOS logic
    Connell, CL
    Balsara, PT
    2002 45TH MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, CONFERENCE PROCEEDINGS, 2002, : 503 - 506
  • [29] REALIZATION OF ARBITRARY LOGIC FUNCTIONS BY COMPLETELY MONOTONIC FUNCTIONS AND ITS APPLICATION TO THRESHOLD LOGIC
    YAJIMA, S
    IBARAKI, T
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1967, 50 (10): : 239 - &
  • [30] A new equivalence relation of logic functions and its application in the design of AND-OR-EXOR networks
    Debnath, Debatosh
    Sasao, Tsutomu
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2007, E90A (05) : 932 - 940