A framework for design of multivalued logic functions and its application using CMOS ternary switches

被引:6
|
作者
Ali, MAH [1 ]
HassanAlshiroofi, FJ [1 ]
Rotithor, HG [1 ]
机构
[1] UNIV SEVENTH APRIL, DEPT ELECTR ENGN, SABRATA, LIBYA
关键词
D O I
10.1109/81.488807
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Two important problems in implementing multivalued logic (MVL) as compared to binary logic (BL) are the lack of an efficient logic minimization technique and larger chip area and power consumption for realizing an MVL function, In this paper, a new theory for the implementation of MVL is proposed in an attempt to address these problems. In the proposed theory, an MVL function is decomposed into a set of subfunctions that can be efficiently realized using switches that are multivalued-in-nature. Each switch consists of a group of more elementary switches, called subswitches. A complete set of algebraic operators and relations are presented to facilitate the construction of the switches from a set of subswitches. The proposed algebra can be used to minimize the number of subswitches required for each switch in a function realization, Application of the proposed theory to implementing a ternary logic (TL) truth table is illustrated which is expected to encourage further investigation into exploring the possibility of using TL as a competitor to BL, The realization of subswitches is done using CMOS transistors that has potential for a VLSI implementation which can have a small chip area and consume low power.
引用
收藏
页码:279 / 289
页数:11
相关论文
共 50 条
  • [41] SYSTEMATIC REALIZATION OF BINARY AND MULTIVALUED LOGIC FUNCTIONS USING CHARGE COUPLED BUILDING-BLOCKS
    ABDELBARR, HM
    IEE PROCEEDINGS-G CIRCUITS DEVICES AND SYSTEMS, 1991, 138 (06): : 694 - 702
  • [42] A Power-aware Design of a Spacer Detector for Ternary Logic Asynchronous Digital Systems using Conventional CMOS Process Technology
    Bunnam, Thanasin
    2014 FOURTH JOINT INTERNATIONAL CONFERENCE ON INFORMATION AND COMMUNICATION TECHNOLOGY, ELECTRONIC AND ELECTRICAL ENGINEERING (JICTEE 2014), 2014,
  • [43] A THEORY OF COMPLETELY MONOTONIC FUNCTIONS AND ITS APPLICATION TO THRESHOLD LOGIC
    YAJIMA, S
    IBARAKI, T
    ELECTRONICS & COMMUNICATIONS IN JAPAN, 1967, 50 (10): : 229 - &
  • [44] Design and simulation of an innovative CMOS ternary 3 to 1 multiplexer and the design of ternary half adder using ternary 3 to 1 multiplexer
    Jahangir, Mohd Ziauddin
    Mounika, J.
    MICROELECTRONICS JOURNAL, 2019, 90 : 82 - 87
  • [45] Design and Implementation of Threshold Logic Functions using Memristors
    Danaboina, Y. K. Y.
    Samanta, Pravanjan
    Datta, Kamalika
    Chakrabarti, Indrajit
    Sengupta, Indranil
    2019 32ND INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2019 18TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2019, : 518 - 519
  • [46] Synthesis of Reversible Logic Functions using Ternary Max-Min Algebra
    Khan, Musharrat
    Rice, Jacqueline E.
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1674 - 1677
  • [47] PROGRAMMABLE LOGIC ARRAY STRUCTURE FOR REALIZATION OF MULTIVALUED MULTITHRESHOLD FUNCTIONS USING CHARGE-COUPLED-DEVICES
    ABDELBARR, MH
    INTERNATIONAL JOURNAL OF ELECTRONICS, 1991, 70 (04) : 765 - 783
  • [48] Design and implementation of a 5 x 5 trits multiplier in a quasi-adiabatic ternary CMOS logic
    Mateo, D
    Rubio, A
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (07) : 1111 - 1116
  • [49] General Modeling Method of Threshold-Type Multivalued Memristor and Its Application in Digital Logic Circuits
    Wang, Xiaoyuan
    Li, Pu
    Jin, Chenxi
    Dong, Zhekang
    Iu, Herbert H. C.
    INTERNATIONAL JOURNAL OF BIFURCATION AND CHAOS, 2021, 31 (16):
  • [50] Novel Design Methodology Using LEXT Sizing in Nanowire CMOS Logic
    Kaushal, G.
    Manhas, S. K.
    Maheshwaram, Satish
    Anand, Bulusu
    Dasgupta, Sudeb
    Singh, Navab
    IEEE TRANSACTIONS ON NANOTECHNOLOGY, 2014, 13 (04) : 650 - 658