Reliability-aware SOC voltage islands partition and floorplan

被引:0
|
作者
Yang, Tshengqi [1 ]
Wolf, Wayne [1 ]
Vijaykrishnan, N. [2 ]
Xie, Yuan [2 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
[2] Penn State Univ, Microsyst Design Lab, University Pk, PA 16802 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Based on the proposed reliability characterization model, reliability-bounded low-power design as a methodology to balance reliability enhancement and power reduction in chip design, for the first time, is illustrated. Voltage island partitioning and floorplanning for System-On-a-Chip (SOC) design is used as a case study for this reliability aware methodology. The proposed methodology partitions all SOC components into different voltage islands with power reduction and guaranteed system reliability. Experiments show that for a typical SOC the algorithm execution time is within several minutes while achieving 12% to 23% power reduction. Extended SOC algorithm partitions and floorplanns the voltage islands within 2.5 to 29.7 minutes and achieved 9.74% to 18.50% power reduction.
引用
收藏
页码:343 / +
页数:2
相关论文
共 50 条
  • [41] A reliability-aware vehicular crowdsensing system for pothole profiling
    Zhong W.
    Suo Q.
    Ma F.
    Hou Y.
    Gupta A.
    Qiao C.
    Su L.
    Proceedings of the ACM on Interactive, Mobile, Wearable and Ubiquitous Technologies, 2019, 3 (04):
  • [42] Reliability-aware Operation Chaining in High Level Synthesis
    Chen, Liang
    Ebrahimi, Mojtaba
    Tahoori, Mehdi B.
    2015 20TH IEEE EUROPEAN TEST SYMPOSIUM (ETS), 2015,
  • [43] Reliability-aware link management strategy for network on chip
    Jiao, Jia-Jia
    Fu, Yu-Zhuo
    Shanghai Jiaotong Daxue Xuebao/Journal of Shanghai Jiaotong University, 2013, 47 (01): : 39 - 43
  • [44] Reliability-aware automatic composition approach for web services
    Li Mu
    Li Bo
    Huai JinPeng
    SCIENCE CHINA-INFORMATION SCIENCES, 2012, 55 (04) : 921 - 937
  • [45] Reliability-Aware Design Automation Flow for Analog Circuits
    Liu, Chien-Nan Jimmy
    Chen, Yen-Lung
    Liu, Tsung-Yu
    Chen, Tai-Chen
    2015 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2015, : 1 - 2
  • [46] Enhancing Reliability-Aware Speedup Modeling via Replication
    Hussain, Zaeem
    Znati, Taieb
    Melhem, Rami
    2020 50TH ANNUAL IEEE/IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS (DSN 2020), 2020, : 528 - 539
  • [47] Reliability-Aware Data Placement for Heterogeneous Memory Architecture
    Gupta, Manish
    Sridharan, Vilas
    Roberts, David
    Prodromou, Andreas
    Venkat, Ashish
    Tullsen, Dean
    Gupta, Rajesh
    2018 24TH IEEE INTERNATIONAL SYMPOSIUM ON HIGH PERFORMANCE COMPUTER ARCHITECTURE (HPCA), 2018, : 583 - 595
  • [48] RAISE: Reliability-Aware Instruction SchEduling for Unreliable Hardware
    Rehman, Semeen
    Shafique, Muhammad
    Kriebel, Florian
    Henkel, Joerg
    2012 17TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2012, : 671 - 676
  • [49] Reliability-Aware Network Slicing in Elastic Demand Scenarios
    Gomes, Rafael L.
    Bittencourt, Luiz F.
    Madeira, Edmundo R. M.
    IEEE COMMUNICATIONS MAGAZINE, 2020, 58 (10) : 29 - 34
  • [50] Reliability-aware design for nanometer-scale devices
    Atienza, David
    De Micheli, Giovanni
    Benini, Luca
    Ayala, Jose L.
    Del Valle, Pablo G.
    DeBole, Michael
    Narayanan, Vijay
    2008 ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2, 2008, : 503 - +