Reliability-aware SOC voltage islands partition and floorplan

被引:0
|
作者
Yang, Tshengqi [1 ]
Wolf, Wayne [1 ]
Vijaykrishnan, N. [2 ]
Xie, Yuan [2 ]
机构
[1] Princeton Univ, Dept Elect Engn, Princeton, NJ 08544 USA
[2] Penn State Univ, Microsyst Design Lab, University Pk, PA 16802 USA
基金
美国国家科学基金会;
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Based on the proposed reliability characterization model, reliability-bounded low-power design as a methodology to balance reliability enhancement and power reduction in chip design, for the first time, is illustrated. Voltage island partitioning and floorplanning for System-On-a-Chip (SOC) design is used as a case study for this reliability aware methodology. The proposed methodology partitions all SOC components into different voltage islands with power reduction and guaranteed system reliability. Experiments show that for a typical SOC the algorithm execution time is within several minutes while achieving 12% to 23% power reduction. Extended SOC algorithm partitions and floorplanns the voltage islands within 2.5 to 29.7 minutes and achieved 9.74% to 18.50% power reduction.
引用
收藏
页码:343 / +
页数:2
相关论文
共 50 条
  • [31] Reliability-aware mapping and links voltage assignment for energy-efficient networks-on-chip
    谢晓娜
    Zhu Qingxin
    Chang Zhengwei
    Jiang Wei
    High Technology Letters, 2014, 20 (02) : 201 - 207
  • [32] Fast and Real-Time Thermal-Aware Floorplan Methodology for SoC
    Cho, Youngsang
    Kim, Heonwoo
    Lee, Kyoungmin
    Jo, Hyungyung
    Lee, Heeseok
    Kim, Minkyu
    Im, Yunhyeok
    IEEE Transactions on Components, Packaging and Manufacturing Technology, 2024, 14 (09): : 1568 - 1576
  • [33] Increasing the Accuracy of Reliability-aware Resynthesis with Standard Cell Reliability Characterization
    Stempkovskiy, Alexander
    Telpukhov, Dmitry
    Solovyev, Roman A.
    Nadolenko, Vladislav
    PROCEEDINGS OF THE 2021 IEEE CONFERENCE OF RUSSIAN YOUNG RESEARCHERS IN ELECTRICAL AND ELECTRONIC ENGINEERING (ELCONRUS), 2021, : 2035 - 2039
  • [34] Reliability-aware microarchitecture - Guest Editor's introduction
    Adve, SV
    Sanda, P
    IEEE MICRO, 2005, 25 (06) : 8 - 9
  • [35] Reliability-Aware Task Replication for Mobile Edge Computing
    Yang, Lipei
    Zhou, Ao
    Ma, Xiao
    Zhang, Yiran
    Wang, Shangguang
    IEEE INTERNET OF THINGS JOURNAL, 2024, 11 (14): : 24846 - 24857
  • [36] Reliability-Aware Routing of AVB Streams in TSN Networks
    Atallah, Ayman A.
    Hamad, Ghaith Bany
    Mohamed, Otmane Ait
    RECENT TRENDS AND FUTURE TECHNOLOGY IN APPLIED INTELLIGENCE, IEA/AIE 2018, 2018, 10868 : 697 - 708
  • [37] Reliability-aware Co-synthesis for Embedded Systems
    Y. Xie
    L. Li
    M. Kandemir
    N. Vijaykrishnan
    M. J. Irwin
    The Journal of VLSI Signal Processing Systems for Signal, Image, and Video Technology, 2007, 49 : 87 - 99
  • [38] Reliability-aware co-synthesis for embedded systems
    Xie, Y.
    Li, L.
    Kandemir, M.
    Vijaykrishnan, N.
    Irwin, M. J.
    JOURNAL OF VLSI SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2007, 49 (01): : 87 - 99
  • [39] Reliability-aware co-synthesis for embedded systems
    Xie, Y
    Li, L
    Kandemir, M
    Vijaykrishnan, N
    Irwin, MJ
    15TH IEEE INTERNATIONAL CONFERENCE ON APPLICATION-SPECIFIC SYSTEMS, ARCHITECTURES AND PROCESSORS, PROCEEDINGS, 2004, : 41 - 50
  • [40] Fog Resource Provisioning in Reliability-Aware IoT Networks
    Yao, Jingjing
    Ansari, Nirwan
    IEEE INTERNET OF THINGS JOURNAL, 2019, 6 (05) : 8262 - 8269