A 0.47-0.66 pJ/bit, 4.8-8 Gb/s I/O Transceiver in 65 nm CMOS

被引:43
|
作者
Song, Young-Hoon [1 ]
Bai, Rui [2 ]
Hu, Kangmin [2 ]
Yang, Hae-Woong [1 ]
Chiang, Patrick Yin [2 ]
Palermo, Samuel [1 ]
机构
[1] Texas A&M Univ, Dept Elect & Comp Engn, College Stn, TX 77843 USA
[2] Oregon State Univ, Sch Elect Engn & Comp Sci, Corvallis, OR 97331 USA
关键词
High-speed I/O; injection-locked oscillator; low-power; low-voltage regulator; poly-phase filter; transceiver; voltage-mode driver; SOURCE SYNCHRONOUS RECEIVER; SERIAL LINK RECEIVER; MW/GB/S;
D O I
10.1109/JSSC.2013.2249812
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A low-power forwarded-clock I/O transceiver architecture is presented that employs a high degree of output/input multiplexing, supply-voltage scaling with data rate, and low-voltage circuit techniques to enable low-power operation. The transmitter utilizes a 4: 1 output multiplexing voltage-mode driver along with 4-phase clocking that is efficiently generated from a passive poly-phase filter. The output driver voltage swing is accurately controlled from 100-200 mV(ppd) using a low-voltage pseudo-differential regulator that employs a partial negative-resistance load for improved low frequency gain. 1:8 input de-multiplexing is performed at the receiver equalizer output with 8 parallel input samplers clocked from an 8-phase injection-locked oscillator that provides more than 1UI de-skew range. In the transmitter clocking circuitry, per-phase duty-cycle and phase-spacing adjustment is implemented to allow adequate timing margins at low operating voltages. Fabricated in a general purpose 65 nm CMOS process, the transceiver achieves 4.8-8 Gb/s at 0.47-0.66 pJ/b energy efficiency for V-DD = 0.6-0.8 V.
引用
收藏
页码:1276 / 1289
页数:14
相关论文
共 50 条
  • [41] A 16-Gb/s-11.6-dBm OMA Sensitivity 0.7-pJ/bit Optical Receiver in 65-nm CMOS Enabled by Duobinary Sampling
    Ahmed, Mostafa G.
    Kim, Dongwook
    Nandwana, Romesh Kumar
    Elkholy, Ahmed
    Lakshmikumar, Kadaba R.
    Hanumolu, Pavan Kumar
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2021, 56 (09) : 2795 - 2803
  • [42] A 16Gb/s 3.6pJ/b Wireline Transceiver with Phase Domain Equalization Scheme: Integrated Pulse Width Modulation (iPWM) in 65nm CMOS
    Ramachandran, Ashwin
    Natarajan, Arun
    Anand, Tejasvi
    2017 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE (ISSCC), 2017, : 488 - 488
  • [43] A 0.186 pJ/bit, 6-Gb/s, Energy-Efficient, Half-Rate Hybrid Circuit Topology in 1.2V, 65 nm CMOS
    Govindaswamy, Prema Kumar
    Khatun, Mursina
    Pasupureddi, Vijay Shankar
    2024 25TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED 2024, 2024,
  • [44] A 0.2 pJ/bit, Energy-Efficient, Half-Rate Hybrid Circuit Topology at 6-Gb/s in 1.2V, 65 nm CMOS
    Govindaswamy, Prema Kumar
    Khatun, Mursina
    Pasupureddi, Vijay Shankar
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [45] A 4.8-mW/Gb/s 9.6-Gb/s 5+1-Lane Source-Synchronous Transmitter in 65-nm Bulk CMOS
    Yuan, Shuai
    Wang, Ziqiang
    Zheng, Xuqiang
    Huang, Ke
    Xu, Ni
    Rhee, Woogeun
    Wu, Liji
    Zhang, Chun
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2014, 61 (04) : 209 - 213
  • [46] A 1.4 pJ/bit, Power-Scalable 16x12 Gb/s Source-Synchronous I/O With DFE Receiver in 32 nm SOI CMOS Technology
    Dickson, Timothy O.
    Liu, Yong
    Rylov, Sergey V.
    Agrawal, Ankur
    Kim, Seongwon
    Hsieh, Ping-Hsuan
    Bulzacchelli, John F.
    Ferriss, Mark
    Ainspan, Herschel A.
    Rylyakov, Alexander
    Parker, Benjamin D.
    Beakes, Michael P.
    Baks, Christian
    Shan, Lei
    Kwark, Young
    Tierno, Jose A.
    Friedman, Daniel J.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2015, 50 (08) : 1917 - 1931
  • [47] A 12-Gb/s Multichannel I/O Using MIMO Crosstalk Cancellation and Signal Reutilization in 65-nm CMOS
    Oh, Taehyoun
    Harjani, Ramesh
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2013, 48 (06) : 1383 - 1397
  • [48] A 27.8Gb/s 11.5pJ/b 60GHz Transceiver in 28nm CMOS with Polarization MIMO
    Daneshgar, Saeid
    Dasgupta, Kaushik
    Thakkar, Chintan
    Chakrabarti, Anandaroop
    Yamada, Shuhei
    Choudhury, Debabani
    Jaussi, James
    Casper, Bryan
    2018 IEEE INTERNATIONAL SOLID-STATE CIRCUITS CONFERENCE - (ISSCC), 2018, : 166 - +
  • [49] A 20 Gb/s 0.3 pJ/b Single-Ended Die-to-Die Transceiver in 28 nm-SOI CMOS
    Dehlaghi, Behzad
    Carusone, Anthony Chan
    2015 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2015,
  • [50] 25-Gb/s 6.5-pJ/bit 90-nm CMOS-Driven Multimode Optical Link
    Schow, Clint L.
    Rylyakov, Alexander V.
    Baks, Christian
    Doany, Fuad E.
    Kash, Jeff A.
    IEEE PHOTONICS TECHNOLOGY LETTERS, 2012, 24 (10) : 824 - 826