A 0.2 pJ/bit, Energy-Efficient, Half-Rate Hybrid Circuit Topology at 6-Gb/s in 1.2V, 65 nm CMOS

被引:0
|
作者
Govindaswamy, Prema Kumar [1 ]
Khatun, Mursina [1 ]
Pasupureddi, Vijay Shankar [1 ]
机构
[1] Indian Inst Technol Bhubaneswar, Sch Elect Sci, Bhubaneswar, Odisha, India
关键词
Interconnect; full-duplex; current-mode; hybrid; jitter; StrongARM latch comparator (SALC); BIDIRECTIONAL TRANSCEIVER;
D O I
10.1109/ISCAS58744.2024.10558036
中图分类号
TP39 [计算机的应用];
学科分类号
081203 ; 0835 ;
摘要
The conventional power-hungry current and voltage-mode hybrid circuit topologies are not suitable for full-duplex(FD) front-end receivers, and they are not directly compatible with modern digital signal processing (DSP) cores as they suffer from low output differential eye-opening at high data rates. Moreover, they require extensive equalization and post-amplifier circuits to improve the eye-opening of the received signal at the cost of an additional power penalty and the increased circuit complexity. As a result, the overall energy-efficiency of the transceiver circuit becomes poor. To address this issue, in this work, the authors propose a half-rate StrongArm latch comparator based hybrid(HR-SALCH) for FD signaling over off-chip interconnect. The StrongArm latch comparator(SALC) circuit topology has the advantages of rail-to-rail voltage swing, digital equalization, and low static power dissipation and hence it is suitable candidate for realizing an energy-efficient receiver front-end hybrid circuit in FD off-chip communication. The proposed StrongArm latch comparator based hybrid(SALCH) is designed in 1.2 V, 65 nm CMOS at 6-Gb/s FD data rate over FR4-PCB interconnect of length 20 cm. The post-layout simulation results show that the proposed full-duplex transceiver deploying SALCH circuit topology has rail-to-rail output voltage swing with the timing jitter of 11 ps. The power consumption of the SALCH circuit topology is only 0.62 mW with an energy efficiency of 0.2 pJ/b at 6-Gb/s full-duplex operation.
引用
收藏
页数:5
相关论文
共 28 条
  • [1] A 0.186 pJ/bit, 6-Gb/s, Energy-Efficient, Half-Rate Hybrid Circuit Topology in 1.2V, 65 nm CMOS
    Govindaswamy, Prema Kumar
    Khatun, Mursina
    Pasupureddi, Vijay Shankar
    2024 25TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, ISQED 2024, 2024,
  • [2] A 15-Gb/s, 0.036 pnit, Half-Rate, Low Power PRBS Generator in 1.2 V, 65 nm CMOS
    Ravibabu, Perakalapudi
    Govindaswamy, Prema Kumar
    Pasupureddi, Vijay Shankar
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [3] A 27-1 Low-Power Half-Rate 16-Gb/s Charge-Mode PRBS Generator in 1.2V, 65nm CMOS
    Govindaswamy, Prema Kumar
    Pasupureddi, Vijaya Sankara Rao
    2020 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2020), 2020, : 212 - 215
  • [4] An 8 1 Gb/s, 1.2V TIALA-Retimer in Standard 65nm CMOS
    Shahramian, Shahriar
    Carusone, Anthony Chan
    Schvan, Peter
    Voinigescu, Sorin P.
    2008 IEEE CSIC SYMPOSIUM, 2008, : 182 - +
  • [5] A 27-1, 20-Gb/s, Low-Power, Charge-Steering Half-Rate PRBS Generator in 1.2 V, 65 nm CMOS
    Govindaswamy, Prema Kumar
    Pasupureddi, Vijaya Sankara Rao
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2021, 40 (11) : 5553 - 5571
  • [6] A 27-1, 20-Gb/s, 0.1-pJ/b Pseudo Random Bit Sequence Generator Using Incomplete Settling in 1.2V, 65 nm CMOS
    Govindaswamy, Prema Kumar
    Khatun, Mursina
    Pasupureddi, Vijay Shankar
    2024 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS 2024, 2024,
  • [7] A 1.2V Sample-and-Hold Circuit for 14-Bit 250MS/s Pipeline ADC in 65nm CMOS
    Wang Xuan
    Li Fule
    Wu Bin
    BUSINESS, ECONOMICS, FINANCIAL SCIENCES, AND MANAGEMENT, 2012, 143 : 507 - 514
  • [8] A Half-rate Bang-bang Clock and Data Recovery Circuit for 56 Gb/s PAM4 Receiver in 65 nm CMOS
    Yangdong, Xingjian
    Hu, Qingsheng
    Wang, Yan
    2021 THE 6TH INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUITS AND MICROSYSTEMS (ICICM 2021), 2021, : 28 - 31
  • [9] An 11 Gb/s 2.4 mW half-rate sampling 2-tap DFE receiver in 65nm CMOS
    Rylyakov, Alexander
    2007 Symposium on VLSI Circuits, Digest of Technical Papers, 2007, : 272 - 273
  • [10] A 1.2-6 Gb/s, 4.2 pJ/Bit Clock & Data Recovery Circuit With High Jitter Tolerance in 0.14 μm CMOS
    van der Wel, Arnoud P.
    den Besten, Gerrit W.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2012, 47 (07) : 1768 - 1775