Parametric reliability analysis of no-underfill flip chip package

被引:10
|
作者
Chiang, KN [1 ]
Liu, ZN [1 ]
Peng, CT [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Power Mech Engn, Hsinchu 30055, Taiwan
关键词
ceramic-like; constraint layer; CTE; flip chip; parametric analysis; reliability; reworkability; underfill;
D O I
10.1109/6144.974953
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This research proposes a parametric analysis for a flip chip package with a constraint-layer structure. Previous research has shown that flip-chip type packages with organic substrates require underfill for achieving adequate reliability life. Although underfill encapsulant is needed to improve the reliability of flip chip solder joint interconnects, it will also increase the difficulty of reworkability, increase the packaging cost and decrease the manufacturing throughput. This research is based on the fact that if the thermal mismatch between the silicon die and the organic substrate could be minimized, then the reliability of the solder joint could be accordingly enhanced. This research proposes a structure using a ceramic-like material with CTE close to silicon, mounted on the backside of the substrate to constrain the thermal expansion of the organic substrate. The ceramic-like material could reduce the thermal mismatch between silicon die and substrate, thereby enhancing the reliability life of the solder joint. Furthermore, in order to achieve better reliability design of this flip chip package, a parametric analysis using finite element analysis is performed for package design. The design parameters of the flip chip package include die size, substrate size/material, and constraint-layer size/material, etc. The results show that this constraint-layer structure could make the solder joints of the package achieve the same range of reliability as the conventional underfill material. More importantly, the flip chip package without underfill material could easily solve the reworkbility problem, enhance the thermal dissipation capability and also improve the manufacturing throughput.
引用
收藏
页码:635 / 640
页数:6
相关论文
共 50 条
  • [31] Potential failure sites in a flip-chip package with and without underfill
    Madenci, E.
    Shkarayev, S.
    Mahajan, R.
    Journal of Electronic Packaging, Transactions of the ASME, 1998, 120 (04): : 336 - 341
  • [32] The effect of flow properties on filler settling of underfill in the flip chip package
    Wang, JL
    Chen, T
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 761 - 766
  • [33] Evaluating underfill material for flip chip ball grid array package
    Wang, YP
    Chai, K
    Her, TD
    Lo, R
    PROCEEDINGS OF 3RD ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2000, : 223 - 227
  • [34] Application of underfill for flip-chip package using ultrasonic bonding
    Noh, Bo-In
    Koo, Ja-Myeong
    Jo, Jung-Lae
    Jung, Seung-Boo
    Japanese Journal of Applied Physics, 2008, 47 (5 PART 2): : 4257 - 4261
  • [35] Potential failure sites in a flip-chip package with and without underfill
    Madenci, E
    Shkarayev, S
    Mahajan, R
    JOURNAL OF ELECTRONIC PACKAGING, 1998, 120 (04) : 336 - 341
  • [36] Correlation of underfill viscosity and contact angle on surfaces in a flip chip package
    Sze, HP
    Rasiah, IJ
    PROCEEDINGS OF 3RD ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2000, : 186 - 190
  • [37] Assessment of flip chip assembly and reliability via reflowable underfill
    Wang, T
    Chew, TH
    Lum, C
    Chew, YX
    Miao, P
    Foo, L
    51ST ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, 2001, : 803 - 809
  • [38] Effect of Underfill Fillet Height on Packaging Reliability in Flip Chip
    Zhao, Guolin
    Zhang, Ruoyu
    Zhong, Cheng
    Li, Gang
    Zhu, Pengli
    Sun, Rong
    Zhu, Wenhui
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,
  • [39] Impact of underfill filler particles on reliability of flip chip interconnects
    Darbha, K
    Okura, JH
    Dasgupta, A
    PEP '97 : THE FIRST IEEE INTERNATIONAL SYMPOSIUM ON POLYMERIC ELECTRONICS PACKAGING - PROCEEDINGS, 1997, : 284 - 292
  • [40] Reliability of flip chip package-thermal stress on flip chip joint
    Tsukada, Y., 1600, Japan Institute of Electronics Packaging, 4F Toranomon Sangyo Bldg. 2-29, Toranomon 1-chome, Minato-ku, Tokyo, 105-0001, Japan (16):