Parametric reliability analysis of no-underfill flip chip package

被引:10
|
作者
Chiang, KN [1 ]
Liu, ZN [1 ]
Peng, CT [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Power Mech Engn, Hsinchu 30055, Taiwan
关键词
ceramic-like; constraint layer; CTE; flip chip; parametric analysis; reliability; reworkability; underfill;
D O I
10.1109/6144.974953
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This research proposes a parametric analysis for a flip chip package with a constraint-layer structure. Previous research has shown that flip-chip type packages with organic substrates require underfill for achieving adequate reliability life. Although underfill encapsulant is needed to improve the reliability of flip chip solder joint interconnects, it will also increase the difficulty of reworkability, increase the packaging cost and decrease the manufacturing throughput. This research is based on the fact that if the thermal mismatch between the silicon die and the organic substrate could be minimized, then the reliability of the solder joint could be accordingly enhanced. This research proposes a structure using a ceramic-like material with CTE close to silicon, mounted on the backside of the substrate to constrain the thermal expansion of the organic substrate. The ceramic-like material could reduce the thermal mismatch between silicon die and substrate, thereby enhancing the reliability life of the solder joint. Furthermore, in order to achieve better reliability design of this flip chip package, a parametric analysis using finite element analysis is performed for package design. The design parameters of the flip chip package include die size, substrate size/material, and constraint-layer size/material, etc. The results show that this constraint-layer structure could make the solder joints of the package achieve the same range of reliability as the conventional underfill material. More importantly, the flip chip package without underfill material could easily solve the reworkbility problem, enhance the thermal dissipation capability and also improve the manufacturing throughput.
引用
收藏
页码:635 / 640
页数:6
相关论文
共 50 条
  • [41] Underfill characterization for low-k dielectric/Cu interconnect IC flip-chip package reliability
    Tsao, PH
    Huang, C
    Lii, MJ
    Su, B
    Tsai, NS
    54TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, PROCEEDINGS, 2004, : 767 - 769
  • [42] Reliability evaluation of underfill encapsulated Pb- free flip chip package under thermal shock test
    Kim, Dae-Gon
    Kim, Jong-Woong
    Ha, Sang-Su
    Koo, Ja-Myeong
    Noh, Bo-In
    Jung, Seung-Boo
    ECO-MATERIALS PROCESSING AND DESIGN VIII, 2007, 544-545 : 621 - +
  • [43] A process and reliability analysis of no flow underfill materials for high throughput flip chip processing
    Smith, BA
    Thorpe, R
    Baldwin, D
    TWENTY SIXTH IEEE/CPMT INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, PROCEEDINGS, 2000, : 178 - 190
  • [44] Reliability analysis of flip chip on board assemblies using no-flow underfill materials
    Thorpe, R
    Baldwin, DF
    SMTA INTERNATIONAL PROCEEDINGS OF THE TECHNICAL PROGRAM, 1999, : 153 - 158
  • [45] Mechanical Analysis and Reliability Enhancement of a Proximity Communication Flip Chip Package
    Guenin, Bruce
    Shi, Jing
    2010 PROCEEDINGS 60TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2010, : 194 - 199
  • [46] The effects of underfill and its material models on thermomechanical behaviors of flip chip package
    Cheng, ZN
    Chen, L
    Wang, GH
    Xie, XM
    Zhang, Q
    PROCEEDINGS OF INTERNATIONAL SYMPOSIUM ON ELECTRONIC MATERIALS AND PACKAGING, 2000, : 232 - 239
  • [47] Void Formation Mechanism of Flip Chip in Package Using No-Flow Underfill
    Lee, Sangil
    Yim, M. J.
    Baldwin, Daniel
    JOURNAL OF ELECTRONIC PACKAGING, 2009, 131 (03) : 0310141 - 0310145
  • [48] Underfill swelling and temperature-humidity performance of flip chip PBGA package
    Wong, EH
    Koh, SW
    Rajoo, R
    Lim, TB
    PROCEEDINGS OF 3RD ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, 2000, : 258 - 262
  • [49] Enhancement of Interfacial Adhesion in Underfill/Silicon for Flip Chip Package by Plasma Treatment
    Yang, Yuanyuan
    Wang, Bin
    Yang, Jinbao
    Lin, Haoliang
    Zhu, Caiping
    Chen, Jing
    Li, Gang
    Zhu, Pengli
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,
  • [50] The effects of underfill and its material models on thermomechanical behaviors of a flip chip package
    Chen, L
    Zhang, Q
    Wang, GZ
    Xie, XM
    Cheng, ZN
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2001, 24 (01): : 17 - 24