Parametric reliability analysis of no-underfill flip chip package

被引:10
|
作者
Chiang, KN [1 ]
Liu, ZN [1 ]
Peng, CT [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Power Mech Engn, Hsinchu 30055, Taiwan
关键词
ceramic-like; constraint layer; CTE; flip chip; parametric analysis; reliability; reworkability; underfill;
D O I
10.1109/6144.974953
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
This research proposes a parametric analysis for a flip chip package with a constraint-layer structure. Previous research has shown that flip-chip type packages with organic substrates require underfill for achieving adequate reliability life. Although underfill encapsulant is needed to improve the reliability of flip chip solder joint interconnects, it will also increase the difficulty of reworkability, increase the packaging cost and decrease the manufacturing throughput. This research is based on the fact that if the thermal mismatch between the silicon die and the organic substrate could be minimized, then the reliability of the solder joint could be accordingly enhanced. This research proposes a structure using a ceramic-like material with CTE close to silicon, mounted on the backside of the substrate to constrain the thermal expansion of the organic substrate. The ceramic-like material could reduce the thermal mismatch between silicon die and substrate, thereby enhancing the reliability life of the solder joint. Furthermore, in order to achieve better reliability design of this flip chip package, a parametric analysis using finite element analysis is performed for package design. The design parameters of the flip chip package include die size, substrate size/material, and constraint-layer size/material, etc. The results show that this constraint-layer structure could make the solder joints of the package achieve the same range of reliability as the conventional underfill material. More importantly, the flip chip package without underfill material could easily solve the reworkbility problem, enhance the thermal dissipation capability and also improve the manufacturing throughput.
引用
收藏
页码:635 / 640
页数:6
相关论文
共 50 条
  • [21] The Influence of Lid to the Stress of Underfill in Flip-Chip Package
    Peng, Xu
    Zhong, Cheng
    Li, Chenglong
    Li, Yulong
    Jiang, Ruoyu
    Li, Gang
    Zhu, Pengli
    Lu, Jibao
    Sun, Rong
    2022 23RD INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY, ICEPT, 2022,
  • [22] Mechanisms of die and underfill cracking in flip chip PBGA package
    Shim, JB
    Ahn, EC
    Cho, TJ
    Moon, HJ
    Chung, TG
    Lyu, JH
    Kwon, HK
    Kang, SY
    Oh, SY
    INTERNATIONAL SYMPOSIUM ON ADVANCED PACKAGING MATERIALS: PROCESSES, PROPERTIES AND INTERFACES, PROCEEDINGS, 2000, : 201 - 205
  • [23] The effects of underfill on the reliability of flip chip solder joints
    Su, P
    Rzepka, S
    Korhonen, M
    Li, CY
    JOURNAL OF ELECTRONIC MATERIALS, 1999, 28 (09) : 1017 - 1022
  • [24] The effects of underfill on the reliability of flip chip solder joints
    Peng Su
    Sven Rzepka
    Matt Korhonen
    C. Y. Li
    Journal of Electronic Materials, 1999, 28 : 1017 - 1022
  • [25] Yield and Reliability in Flip Chip Underfill for Optical Modules
    Benjamin, S.
    Maman, A.
    Decker, U.
    Pleyer, W.
    Luesebrink, H.
    2014 9TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2014, : 73 - 76
  • [26] Vibration reliability in flip chip package
    Yeh, MK
    Zhong, WX
    ADVANCES IN FRACTURE AND STRENGTH, PTS 1- 4, 2005, 297-300 : 899 - 904
  • [27] Experiment and numerical analysis of the residual stresses in underfill resins for flip chip package applications
    Sham, ML
    Kim, JK
    JOURNAL OF ELECTRONIC PACKAGING, 2005, 127 (01) : 47 - 51
  • [28] Reliability analysis in flip chip package under thermal cycling
    Yeh, MK
    Tsai, CY
    ADVANCES IN FRACTURE AND FAILURE PREVENTION, PTS 1 AND 2, 2004, 261-263 : 489 - 494
  • [29] Application of Underfill for Flip-Chip Package Using Ultrasonic Bonding
    Noh, Bo-In
    Koo, Ja-Myeong
    Jo, Jung-Lae
    Jung, Seung-Boo
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2008, 47 (05) : 4257 - 4261
  • [30] Methods of underfill flow voids detection and minimization in flip chip package
    Wang, JL
    Hsu, M
    Dunaway, P
    He, DM
    Buckmann, K
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 190 - 195