A Scaled LSE Wirelength Model for VLSI Global Placement

被引:0
|
作者
Chen, Jianli [1 ]
Zhu, Wenxing [1 ]
机构
[1] Fuzhou Univ, Ctr Discrete Math & Theoret Comp Sci, Fuzhou 350108, Peoples R China
关键词
VLSI Global placement; HPWL; LSE wirelength model; sLSE based nonlinear solver; ALGORITHM;
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
By ignoring some cell overlaps, the common objective of the very large scale integration (VLSI) global placement problem is to minimize its total half-perimeter wirelength (HPWL). As the HPWL is not differentiable, the log-sum-exponential (LSE) wirelength model, one of the most powerful differentiable wirelength approximation functions, has been adopted in several nonlinear programming-based placers. In this paper, a scaled LSE (sLSE) wirelength model is proposed to approximate HPWL. In the sLSE wirelength model, the wirelength is calculated according to the exact wirelength of each net, which is a more exact approximation of HPWL. Based on the sLSE wirelength model and the framework of placer NTUplace3, an sLSE based nonlinear solver is generated to solve the VLSI global placement problem. Comparisons of experimental results show that the sLSE wirelength model can approximate HPWL more accurately than the LSE wirelength model.
引用
收藏
页码:881 / 885
页数:5
相关论文
共 50 条
  • [1] A Self-Adaptive LSE Wirelength Model for VLSI Global Placement
    Lai, Zhiping
    Huang, Zhipeng
    Chen, Zhen
    Chen, Jianli
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1376 - 1378
  • [2] Half-Perimeter Wirelength Model for VLSI Analytical Placement
    Ray, B. N. B.
    Tripathy, Alok Ranjan
    Samal, Pralipta
    Das, Manimay
    Mallik, Puspanjali
    2014 INTERNATIONAL CONFERENCE ON INFORMATION TECHNOLOGY (ICIT), 2014, : 287 - 292
  • [3] On a Moreau Envelope Wirelength Model for Analytical Global Placement
    Liao, Peiyu
    Liu, Hongduo
    Lin, Yibo
    Yu, Bei
    Wong, Martin
    2023 60TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, DAC, 2023,
  • [4] Faster minimization of linear wirelength for global placement
    Alpert, CJ
    Chan, TF
    Kahng, AB
    Markov, IL
    Mulet, P
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1998, 17 (01) : 3 - 13
  • [5] A New Wirelength Model for Analytical Placement
    Ray, B. N. B.
    Balachandran, Shankar
    2011 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2011, : 90 - 95
  • [6] The placement model and its nonlinear placement solver for VLSI global placement
    Chen, Jianli
    Chen, Xiuhua
    Zhu, Wenxing
    INTERNATIONAL JOURNAL OF APPLIED MATHEMATICS & STATISTICS, 2012, 30 (06): : 72 - 79
  • [7] An Efficient Wirelength Model for Analytical Placement
    Ray, B. N. B.
    Balachandran, Shankar
    DESIGN, AUTOMATION & TEST IN EUROPE, 2013, : 1711 - 1714
  • [8] Energy model based macrocell placement for wirelength minimization
    Alupoaei, S
    Katkoori, S
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 713 - 716
  • [9] An Iterative Concave-Convex Wirelength Model for Analytical Placement
    Ray, B. N. B.
    Sahoo, Sony Snigdha
    Ray, Rasheswari B.
    Mohanty, Susil Kumar
    Sethy, Debabrat
    2018 IEEE 4TH INTERNATIONAL SYMPOSIUM ON SMART ELECTRONIC SYSTEMS (ISES 2018), 2018, : 64 - 69
  • [10] Nonsmooth Optimization Method for VLSI Global Placement
    Zhu, Wenxing
    Chen, Jianli
    Peng, Zheng
    Fan, Genghua
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (04) : 642 - 655