New approach for the extraction of gate voltage dependent series resistance and channel length reduction in CMOS transistors

被引:3
|
作者
Brut, H
Juge, A
Ghibaudo, G
机构
关键词
D O I
10.1109/ICMTS.1997.589391
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The resistance based extraction method for the determination of effective channel length and series resistance behaviour with gate bias is critically analysed. The impossibility of extracting the gate voltage variations of these parameters concurrently is demonstrated. Then a new parameter extraction procedure is given and experimentally applied to a wide range of technologies, from 1.2 mu m down to 0.1 mu m. Finally, the lack of resolution in the determination of channel length. reduction and series resistance when the effective gate bias tends to zero and the impact of the substrate gate bias on these parameters is studied in detail.
引用
收藏
页码:188 / 193
页数:6
相关论文
共 50 条
  • [31] Novel nickel-alloy silicides for Source/Drain contact resistance reduction in N-channel multiple-gate transistors with sub-35nm gate length
    Lee, Rinus T. P.
    Liow, Tsung-Yang
    Tan, Kian-Ming
    Lim, Andy Eu-Jin
    Wong, Hoong-Shing
    Lim, Poh-Chong
    Lai, Doreen M. Y.
    Lo, Guo-Qiang
    Tung, Chih-Hang
    Samudra, Ganesh
    Chi, Dong-Zhi
    Yeo, Yee-Chia
    2006 INTERNATIONAL ELECTRON DEVICES MEETING, VOLS 1 AND 2, 2006, : 602 - +
  • [32] Improved channel length and series resistance extraction for short-channel MOSFETs suffering from mobility degradation
    Universidade de Sao Paulo, Sao Paulo, Brazil
    Journal of Solid-State Devices and Circuits, 1997, 5 (01): : 1 - 4
  • [33] SERIES RESISTANCE AND EFFECTIVE CHANNEL-LENGTH EXTRACTION OF N-CHANNEL MOSFET AT 77-K
    ORTIZCONDE, A
    LIOU, JJ
    SANCHEZ, MG
    NUNEZ, MG
    ANDERSON, RL
    ELECTRONICS LETTERS, 1994, 30 (08) : 670 - 672
  • [34] Contact resistance and threshold voltage extraction in n -channel organic thin film transistors on plastic substrates
    Boudinet, Damien
    Le Blevennec, Gilles
    Serbutoviez, Christophe
    Verilhac, Jean-Marie
    Yan, He
    Horowitz, Gilles
    Journal of Applied Physics, 2009, 105 (08):
  • [35] THRESHOLD VOLTAGE MINIMUM GATE LENGTH TRADE-OFF IN BURIED-CHANNEL PMOS DEVICES FOR SCALED SUPPLY VOLTAGE CMOS TECHNOLOGIES
    KIZILYALLI, IC
    RAMBAUD, MM
    DUNCAN, A
    LYTLE, SA
    THOMA, MJ
    IEEE ELECTRON DEVICE LETTERS, 1995, 16 (10) : 457 - 459
  • [36] VOLTAGE-DEPENDENT GATE IN SERIES WITH THE INWARDLY RECTIFYING POTASSIUM CHANNEL IN FROG STRIATED-MUSCLE
    MANCINELLI, E
    PERES, A
    JOURNAL OF PHYSIOLOGY-LONDON, 1979, 293 (AUG): : 301 - 318
  • [37] New method for the extraction of bulk channel mobility and flat-band voltage in junctionless transistors
    Jeon, Dae-Young
    Park, So Jeong
    Mouis, Mireille
    Barraud, Sylvain
    Kim, Gyu-Tae
    Ghibaudo, Gerard
    SOLID-STATE ELECTRONICS, 2013, 89 : 139 - 141
  • [38] Low-voltage, 30 nm channel length, organic transistors with a self-assembled monolayer as gate insulating films
    Collet, J
    Tharaud, O
    Chapoton, A
    Vuillaume, D
    APPLIED PHYSICS LETTERS, 2000, 76 (14) : 1941 - 1943
  • [39] Channel geometry-dependent threshold voltage and transconductance degradation in gate-all-around nanosheet junctionless transistors
    Jeon, Dae-Young
    AIP ADVANCES, 2021, 11 (05)
  • [40] Accurate Extraction of Effective Channel Length and Source/Drain Series Resistance in Ultrashort-Channel MOSFETs by Iteration Method
    Kim, Junsoo
    Lee, Jaehong
    Song, Ickhyun
    Yun, Yeonam
    Lee, Jong Duk
    Park, Byung-Gook
    Shin, Hyungcheol
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2008, 55 (10) : 2779 - 2784