A Synthesizable Digital Low-Dropout Regulator Based on Voltage-to-Time Conversion

被引:0
|
作者
Ojima, Naoki [1 ]
Nakura, Toru [2 ]
Iizuka, Tetsuya [1 ,3 ]
Asada, Kunihiro [1 ,3 ]
机构
[1] Univ Tokyo, Dept Elect Engn & Informat Syst, Tokyo, Japan
[2] Fukuoka Univ, Dept Elect Engn & Comp Sci, Fukuoka, Fukuoka, Japan
[3] Univ Tokyo, VLSI Design & Educ Ctr, Tokyo, Japan
关键词
Power management; low-dropout regulator; digital LDO; circuit synthesis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a synthesizable digital LDO that is implemented with standard-cell-based digital design flow. With inverter chains as voltage-controlled delay lines, the difference between output and reference voltages is converted into delay difference, then compared in time-domain. Since the time-domain difference is straightforwardly captured by a phase detector that consists of a D-FF, the proposed LDO does not need an analog voltage comparator, which requires careful manual design. The prototype of the proposed LDO is fabricated in 65nm standard CMOS technology with 0.015 mm(2) area occupation. The measurement results show that with 10.4 MHz internal clock the tracking response to 200mV switching of the reference voltage is similar to 4.5 mu s and the transient response to 5mA change of the load current is similar to 6.6 mu s. The quiescent current consumed by the LDO core is as low as 35.2 mu A at 10mA load current, which leads to 99.6% current efficiency.
引用
收藏
页码:55 / 58
页数:4
相关论文
共 50 条
  • [21] A CMOS standard-cell based fully-synthesizable low-dropout regulator for ultra-low power applications
    Sood, Lalit
    Agarwal, Alpana
    AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2021, 141
  • [22] A CMOS standard-cell based fully-synthesizable low-dropout regulator for ultra-low power applications
    Sood, Lalit
    Agarwal, Alpana
    AEU - International Journal of Electronics and Communications, 2021, 141
  • [23] Enhanced low-dose-rate sensitivity of a low-dropout voltage regulator
    Pease, RL
    McClure, S
    Gorelick, J
    Witczak, SC
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1998, 45 (06) : 2571 - 2576
  • [24] A novel frequency compensation technique for low-voltage low-dropout regulator
    Leung, KN
    Mok, PKT
    Ki, WH
    ISCAS '99: PROCEEDINGS OF THE 1999 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 5: SYSTEMS, POWER ELECTRONICS, AND NEURAL NETWORKS, 1999, : 102 - +
  • [25] POWER MOSFET MAKES LOW-COST, LOW-DROPOUT VOLTAGE REGULATOR
    HUGHES, RS
    ELECTRONIC DESIGN, 1988, 36 (02) : 115 - 116
  • [26] A low-voltage CMOS low-dropout regulator with enhanced loop response
    Leung, KN
    Mok, PKT
    Lau, SK
    2004 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL 1, PROCEEDINGS, 2004, : 385 - 388
  • [27] TRANSISTOR POWERS LOW-DROPOUT REGULATOR
    DEKIS, JE
    BLAKE, T
    EDN, 1988, 33 (16) : 205 - 205
  • [28] A low-dropout voltage regulator with active current amplifier frequency compensation
    Zhang, Ke
    Li, Wenhong
    Liu, Ran
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2011, 39 (04) : 373 - 383
  • [29] Modeling total-dose effects for a low-dropout voltage regulator
    Ramachandran, V.
    Narasimham, B.
    Fleetwood, D. M.
    Schrimpf, R. D.
    Holman, W. T.
    Witulski, A. E.
    Pease, R. L.
    Dunham, G. W.
    Seiler, J. E.
    Platteter, D. G.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (06) : 3223 - 3231
  • [30] Capless Low-Dropout Regulator with a Dual Feedback Loop and Voltage Dampers
    Lee, Yun Seong
    Im, Yun Chan
    Lee, Hyunjin
    Kim, Yong Sin
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 298 - 299