A Synthesizable Digital Low-Dropout Regulator Based on Voltage-to-Time Conversion

被引:0
|
作者
Ojima, Naoki [1 ]
Nakura, Toru [2 ]
Iizuka, Tetsuya [1 ,3 ]
Asada, Kunihiro [1 ,3 ]
机构
[1] Univ Tokyo, Dept Elect Engn & Informat Syst, Tokyo, Japan
[2] Fukuoka Univ, Dept Elect Engn & Comp Sci, Fukuoka, Fukuoka, Japan
[3] Univ Tokyo, VLSI Design & Educ Ctr, Tokyo, Japan
关键词
Power management; low-dropout regulator; digital LDO; circuit synthesis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a synthesizable digital LDO that is implemented with standard-cell-based digital design flow. With inverter chains as voltage-controlled delay lines, the difference between output and reference voltages is converted into delay difference, then compared in time-domain. Since the time-domain difference is straightforwardly captured by a phase detector that consists of a D-FF, the proposed LDO does not need an analog voltage comparator, which requires careful manual design. The prototype of the proposed LDO is fabricated in 65nm standard CMOS technology with 0.015 mm(2) area occupation. The measurement results show that with 10.4 MHz internal clock the tracking response to 200mV switching of the reference voltage is similar to 4.5 mu s and the transient response to 5mA change of the load current is similar to 6.6 mu s. The quiescent current consumed by the LDO core is as low as 35.2 mu A at 10mA load current, which leads to 99.6% current efficiency.
引用
收藏
页码:55 / 58
页数:4
相关论文
共 50 条
  • [31] Design of a Low-Dropout Linear Regulator
    Xu, Enyu
    He, Xuehong
    PROCEEDINGS OF 2020 IEEE INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE AND INFORMATION SYSTEMS (ICAIIS), 2020, : 717 - 720
  • [32] TRANSISTOR POWERS LOW-DROPOUT REGULATOR
    DEKIS, JE
    BLAKE, T
    ELECTRONICS WORLD & WIRELESS WORLD, 1992, (1677): : 698 - 698
  • [33] 250 mV Supply Voltage Digital Low-Dropout Regulator Using Fast Current Tracking Scheme
    Oh, Jae-Mun
    Yang, Byung-Do
    Kang, Hyeong-Ju
    Kim, Yeong-Seuk
    Choi, Ho-Yong
    Jung, Woo-Sung
    ETRI JOURNAL, 2015, 37 (05) : 961 - 971
  • [34] High-PSRR Low-dropout Regulator with Fast Transient Response Time and Low Output Peak Voltage
    Kim, Nahyun
    Song, Junyoung
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2021, 21 (04) : 292 - 296
  • [35] Cascoded Flipped Voltage Follower Based Output-Capacitorless Low-Dropout Regulator for SoCs
    Li, Guangxiang
    Guo, Jianping
    Zheng, Yanqi
    Huang, Mo
    Chen, Dihu
    2015 28TH IEEE INTERNATIONAL SYSTEM-ON-CHIP CONFERENCE (SOCC), 2015, : 368 - 373
  • [36] Dose-rate effects of low-dropout voltage regulator at various biases
    WANG Yiyuan~(1
    NuclearScienceandTechniques, 2010, 21 (06) : 352 - 356
  • [37] Nanowire TFET with different Source Compositions applied to Low-Dropout Voltage Regulator
    Toledo, Rodrigo Do Nascimento
    Martino, Joao Antonio
    Der Agopian, Paula Ghedini
    2022 36TH SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY (SBMICRO 2022), 2022,
  • [38] A Fully Integrated Digital Low-Dropout Regulator Based on Event-Driven Explicit Time-Coding Architecture
    Kim, Doyun
    Seok, Mingoo
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2017, 52 (11) : 3071 - 3080
  • [39] Dose-rate effects of low-dropout voltage regulator at various biases
    Wang Yiyuan
    Lu Wu
    Ren Diyuan
    Zheng Yuzhan
    Gao Bo
    Chen Rui
    Fei Wuxiong
    NUCLEAR SCIENCE AND TECHNIQUES, 2010, 21 (06) : 352 - 356
  • [40] A full on-chip CMOS low-dropout voltage regulator with VCCS compensation
    高雷声
    周玉梅
    吴斌
    蒋见花
    半导体学报, 2010, 31 (08) : 132 - 136