A Synthesizable Digital Low-Dropout Regulator Based on Voltage-to-Time Conversion

被引:0
|
作者
Ojima, Naoki [1 ]
Nakura, Toru [2 ]
Iizuka, Tetsuya [1 ,3 ]
Asada, Kunihiro [1 ,3 ]
机构
[1] Univ Tokyo, Dept Elect Engn & Informat Syst, Tokyo, Japan
[2] Fukuoka Univ, Dept Elect Engn & Comp Sci, Fukuoka, Fukuoka, Japan
[3] Univ Tokyo, VLSI Design & Educ Ctr, Tokyo, Japan
关键词
Power management; low-dropout regulator; digital LDO; circuit synthesis;
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper proposes a synthesizable digital LDO that is implemented with standard-cell-based digital design flow. With inverter chains as voltage-controlled delay lines, the difference between output and reference voltages is converted into delay difference, then compared in time-domain. Since the time-domain difference is straightforwardly captured by a phase detector that consists of a D-FF, the proposed LDO does not need an analog voltage comparator, which requires careful manual design. The prototype of the proposed LDO is fabricated in 65nm standard CMOS technology with 0.015 mm(2) area occupation. The measurement results show that with 10.4 MHz internal clock the tracking response to 200mV switching of the reference voltage is similar to 4.5 mu s and the transient response to 5mA change of the load current is similar to 6.6 mu s. The quiescent current consumed by the LDO core is as low as 35.2 mu A at 10mA load current, which leads to 99.6% current efficiency.
引用
收藏
页码:55 / 58
页数:4
相关论文
共 50 条
  • [41] Enhanced active feedback technique with dynamic compensation for low-dropout voltage regulator
    Chia-Min Chen
    Chung-Chih Hung
    Analog Integrated Circuits and Signal Processing, 2013, 75 : 97 - 108
  • [42] Enhanced active feedback technique with dynamic compensation for low-dropout voltage regulator
    Chen, Chia-Min
    Hung, Chung-Chih
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2013, 75 (01) : 97 - 108
  • [43] Experimental behavior of Line-TFET applied to Low-Dropout Voltage Regulator
    Silva, Wenita De Lima
    Der Agopian, Paula Ghedini
    Martino, Joao Antonio
    2022 36TH SYMPOSIUM ON MICROELECTRONICS TECHNOLOGY (SBMICRO 2022), 2022,
  • [45] Split-Transistor Compensation: Application to a Low-Dropout Voltage Regulator (LDO)
    Nammi, Venkat Harish
    Thota, Nitya R.
    Furth, Paul M.
    Tang, Wei
    2017 IEEE 60TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2017, : 1300 - 1303
  • [46] EMC Susceptibility Study of Low-dropout Voltage Regulator Using a Test Chip
    Wu Jian-fei
    Li Jian-cheng
    Shen Rong-jun
    Boyer, A.
    Sicard, Etienne
    Ben Dhia, S.
    2012 ASIA-PACIFIC INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (APEMC), 2012, : 317 - 320
  • [47] A full on-chip CMOS low-dropout voltage regulator with VCCS compensation
    Gao Leisheng
    Zhou Yumei
    Wu Bin
    Jiang Jianhua
    JOURNAL OF SEMICONDUCTORS, 2010, 31 (08)
  • [48] A CMOS Low-Dropout Regulator With a Momentarily Current-Boosting Voltage Buffer
    Leung, Ka Nang
    Ng, Yuen Sum
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2010, 57 (09) : 2312 - 2319
  • [49] An Analog-Assisted Tri-Loop Digital Low-Dropout Regulator
    Huang, Mo
    Lu, Yan
    Seng-Pan, U.
    Martins, Rui P.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2018, 53 (01) : 20 - 34
  • [50] New low-dropout voltage regulators
    不详
    MICROELECTRONICS JOURNAL, 1995, 26 (08) : R7 - R8