Chip Package Interaction in Micro Bump and TSV Structure

被引:0
|
作者
You, Ha-Young [1 ]
Hwang, Yuchul [1 ]
Pyun, Jung-Woo [1 ]
Ryu, Young-Gyun [1 ]
Kim, Hyoung-Sub [1 ]
机构
[1] Samsung Elect, Memory Div, Prod Qual Assurance Team, Hwasung City 445701, Gyeonggi Do, South Korea
来源
2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC) | 2012年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The purpose of this paper is chip package interaction(CPI) of fine pitch micro bump and trough silicon via(TSV). We focus on hot temperature storage(HTS) and electromigration (EM) due to its strong impact on reliability. In chip on chip (CoC) structure, Cu and Ni was used to evaluate under bump metallurgy(UBM) reliability. TSV stacked chip with Cu UBM was evaluated as well. There is no resistance degradation at CoC flip-chip structure (no TSV structure), but resistance of TSV stacked chip was increased after 1000 hours at HTS 150 degrees C. The cause of resistance increase is intermetallic(IMC) penetration into TSV during annealing process. It strongly recommends that effective barrier metal is required to slow down IMC formation. In addition, EM test was performed to investigate resistance against current stress for small size micro bump at various current densities and temperatures. Ni UBM and Cu UBM show good EM resistance even its small size. Cu UBM shows better EM life time than that of Ni UBM due to less Joule heat generation during EM test. However, EM with TSV structure shows less lifetime due to Cu metal line damage. Finally, we demonstrate preliminary look-ahead qualification such as HTS, Preconditioning, temperature humidity bias(THB), and temperature cycle(TC) for our TSV stacked product.
引用
收藏
页码:315 / 318
页数:4
相关论文
共 50 条
  • [31] Chip Package Interactions: Package Effects on Copper Pillar bump induced BEoL Delaminations & Associated Numerical Developments
    Gallois-Garreignot, Sebastien
    Hu, Guojun
    Fiori, Vincent
    Sorrieul, Marika
    Moutin, Caroline
    Tavernier, Clement
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1063 - 1070
  • [32] Development of Through Silicon Via (TSV) Interposer for Memory Module Flip Chip Package
    Kao, Nicholas
    Chen, Eason
    Lee, Daniel
    Ma, Mike
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 1461 - 1466
  • [33] Chip Package Interaction (CPI) Stress Modeling
    Machani, Kashi Vishwanath
    Kuechenmeister, Frank
    Breuer, Dirk
    Paul, Jens
    2020 21ST INTERNATIONAL CONFERENCE ON THERMAL, MECHANICAL AND MULTI-PHYSICS SIMULATION AND EXPERIMENTS IN MICROELECTRONICS AND MICROSYSTEMS (EUROSIME), 2020,
  • [34] Novel micro-bump fabrication for flip-chip bonding
    Takao Ishii
    Shinji Aoyama
    Journal of Electronic Materials, 2004, 33 : L21 - L23
  • [35] Routability-Driven Bump Assignment for Chip-Package Co-Design
    Chen, Meng-Ling
    Tsai, Tu-Hsiung
    Chen, Hung-Ming
    Chen, Shi-Hao
    2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC), 2014, : 519 - 524
  • [36] Dynamic flow measurements of capillary underfill through a bump array in flip chip package
    Lee, Seok Hwan
    Sung, Jaeyong
    Kim, Sarah Eunkyung
    MICROELECTRONICS RELIABILITY, 2010, 50 (12) : 2078 - 2083
  • [37] Effect of Solder Bump Size on Electro-Migration Failure in Flip Chip Package
    Liu, P. S.
    Liu, Y. H.
    Yang, L. L.
    Fan, G. M.
    MICRO-NANO TECHNOLOGY XVII-XVIII, 2018, : 359 - 365
  • [38] Novel micro-bump fabrication for flip-chip bonding
    Ishii, T
    Aoyama, S
    JOURNAL OF ELECTRONIC MATERIALS, 2004, 33 (11) : L21 - L23
  • [39] Fluxless Flip Chip Bonding Tech Application for Ultra-High Density Micro-bump Structure
    Ji, Jiao-Dong
    Li, Yung-Ta
    Liao, Shin-Hao
    Liao, Chiu-Chen
    Lo, Yu-Min
    Huang, Hsiang-Hua
    Yu, Kuo-Haw
    Lin, Chang-Fu
    Chung, Key
    2018 13TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2018, : 256 - 258
  • [40] SOLDER JOINT RELIABILITY IN UNDERFILLED FLIP CHIP PACKAGE WITH A CONSIDERATION OF CHIP-PACKAGE-INTERACTION (CPI)
    Kwak, Jae B.
    Yu, Da
    Nguyen, Tung T.
    Park, Seungbae
    PROCEEDINGS OF THE ASME PACIFIC RIM TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC SYSTEMS, MEMS AND NEMS 2011, VOL 1, 2012, : 307 - 316