Chip Package Interaction in Micro Bump and TSV Structure

被引:0
|
作者
You, Ha-Young [1 ]
Hwang, Yuchul [1 ]
Pyun, Jung-Woo [1 ]
Ryu, Young-Gyun [1 ]
Kim, Hyoung-Sub [1 ]
机构
[1] Samsung Elect, Memory Div, Prod Qual Assurance Team, Hwasung City 445701, Gyeonggi Do, South Korea
来源
2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC) | 2012年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The purpose of this paper is chip package interaction(CPI) of fine pitch micro bump and trough silicon via(TSV). We focus on hot temperature storage(HTS) and electromigration (EM) due to its strong impact on reliability. In chip on chip (CoC) structure, Cu and Ni was used to evaluate under bump metallurgy(UBM) reliability. TSV stacked chip with Cu UBM was evaluated as well. There is no resistance degradation at CoC flip-chip structure (no TSV structure), but resistance of TSV stacked chip was increased after 1000 hours at HTS 150 degrees C. The cause of resistance increase is intermetallic(IMC) penetration into TSV during annealing process. It strongly recommends that effective barrier metal is required to slow down IMC formation. In addition, EM test was performed to investigate resistance against current stress for small size micro bump at various current densities and temperatures. Ni UBM and Cu UBM show good EM resistance even its small size. Cu UBM shows better EM life time than that of Ni UBM due to less Joule heat generation during EM test. However, EM with TSV structure shows less lifetime due to Cu metal line damage. Finally, we demonstrate preliminary look-ahead qualification such as HTS, Preconditioning, temperature humidity bias(THB), and temperature cycle(TC) for our TSV stacked product.
引用
收藏
页码:315 / 318
页数:4
相关论文
共 50 条
  • [21] Thermal and Mechanical Properties of Flip Chip Package with Au Stud Bump
    Ha, Sang-Su
    Jung, Seung-Boo
    MATERIALS TRANSACTIONS, 2013, 54 (06) : 905 - 910
  • [22] Effect of Flip Chip Package Architecture on Stresses in the Bump Passivation Opening
    Karajgikar, Saket
    Nagaraj, Vishal
    Agonafer, Dereje
    2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 936 - 942
  • [23] On chip-package stress interaction
    van Driel, W. D.
    Yang, D. G.
    Zhang, G. Q.
    MICROELECTRONICS RELIABILITY, 2008, 48 (8-9) : 1268 - 1272
  • [24] Chip package interaction for LED packages
    Zhang, Sung-Uk
    MICROELECTRONICS RELIABILITY, 2016, 63 : 76 - 81
  • [25] Effect of EMC Properties on the Chip to Package Interaction (CPI) Reliability of Flip Chip Package
    Baick, In Hak
    Lee, Moon Soo
    Lee, Minwoo
    Kim, Byungwook
    Ha, Sang Su
    Jeong, Seong Won
    Kim, Min
    Pae, Sangwoo
    2017 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP (IIRW), 2017, : 26 - 28
  • [26] Cu Bump Flip Chip Package Reliability on 28nm Technology
    Tsao, P. H.
    Hsu, Steven
    Kuo, Y. L.
    Chen, J. H.
    Chang, Abel
    Pu, H. P.
    Chu, L. H.
    Lii, M. J.
    2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1148 - 1153
  • [27] Study on Insert-Bump Bonding Process for Multi-Chip Package
    Lee, Jae Hak
    Song, Jun-Yeob
    Lee, Chang Woo
    Ha, Tae Ho
    Kim, Hyung Joon
    Kim, Sun Rak
    2012 4TH ELECTRONIC SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2012,
  • [28] THE MECHANISM OF DEVICE DAMAGE DURING BUMP PROCESS FOR FLIP-CHIP PACKAGE
    Lee, Jian-Hsing
    Shih, J. R.
    Tang, Chin-Hsin
    Niu, Pao-Kang
    Perng, D-J
    Lin, Y-T
    Su, David
    Wu, Kenneth
    2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 676 - 681
  • [29] AN EFFICIENT BUMP PAD DESIGN TO MITIGATE THE FLIP CHIP PACKAGE INDUCED STRESS
    Gonzalez, Mario
    De Vos, Joeri
    Van der Plas, Geert
    Beyne, Eric
    INTERNATIONAL TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC MICROSYSTEMS, 2015, VOL 2, 2015,
  • [30] Wafer process chip size package consisting of double-bump structure for small-pin-count packages
    Mitsuka, K
    Kurata, H
    Furukawa, J
    Takahashi, M
    55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 572 - 576