共 50 条
- [22] Effect of Flip Chip Package Architecture on Stresses in the Bump Passivation Opening 2009 IEEE 59TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, VOLS 1-4, 2009, : 936 - 942
- [25] Effect of EMC Properties on the Chip to Package Interaction (CPI) Reliability of Flip Chip Package 2017 IEEE INTERNATIONAL INTEGRATED RELIABILITY WORKSHOP (IIRW), 2017, : 26 - 28
- [26] Cu Bump Flip Chip Package Reliability on 28nm Technology 2016 IEEE 66TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2016, : 1148 - 1153
- [27] Study on Insert-Bump Bonding Process for Multi-Chip Package 2012 4TH ELECTRONIC SYSTEM-INTEGRATION TECHNOLOGY CONFERENCE (ESTC), 2012,
- [28] THE MECHANISM OF DEVICE DAMAGE DURING BUMP PROCESS FOR FLIP-CHIP PACKAGE 2009 IEEE INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, VOLS 1 AND 2, 2009, : 676 - 681
- [29] AN EFFICIENT BUMP PAD DESIGN TO MITIGATE THE FLIP CHIP PACKAGE INDUCED STRESS INTERNATIONAL TECHNICAL CONFERENCE AND EXHIBITION ON PACKAGING AND INTEGRATION OF ELECTRONIC AND PHOTONIC MICROSYSTEMS, 2015, VOL 2, 2015,
- [30] Wafer process chip size package consisting of double-bump structure for small-pin-count packages 55TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, VOLS 1 AND 2, 2005 PROCEEDINGS, 2005, : 572 - 576