Chip Package Interaction in Micro Bump and TSV Structure

被引:0
|
作者
You, Ha-Young [1 ]
Hwang, Yuchul [1 ]
Pyun, Jung-Woo [1 ]
Ryu, Young-Gyun [1 ]
Kim, Hyoung-Sub [1 ]
机构
[1] Samsung Elect, Memory Div, Prod Qual Assurance Team, Hwasung City 445701, Gyeonggi Do, South Korea
来源
2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC) | 2012年
关键词
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The purpose of this paper is chip package interaction(CPI) of fine pitch micro bump and trough silicon via(TSV). We focus on hot temperature storage(HTS) and electromigration (EM) due to its strong impact on reliability. In chip on chip (CoC) structure, Cu and Ni was used to evaluate under bump metallurgy(UBM) reliability. TSV stacked chip with Cu UBM was evaluated as well. There is no resistance degradation at CoC flip-chip structure (no TSV structure), but resistance of TSV stacked chip was increased after 1000 hours at HTS 150 degrees C. The cause of resistance increase is intermetallic(IMC) penetration into TSV during annealing process. It strongly recommends that effective barrier metal is required to slow down IMC formation. In addition, EM test was performed to investigate resistance against current stress for small size micro bump at various current densities and temperatures. Ni UBM and Cu UBM show good EM resistance even its small size. Cu UBM shows better EM life time than that of Ni UBM due to less Joule heat generation during EM test. However, EM with TSV structure shows less lifetime due to Cu metal line damage. Finally, we demonstrate preliminary look-ahead qualification such as HTS, Preconditioning, temperature humidity bias(THB), and temperature cycle(TC) for our TSV stacked product.
引用
收藏
页码:315 / 318
页数:4
相关论文
共 50 条
  • [41] Impact of Cu/low-k Interconnect Design on Chip Package Interaction in Flip Chip Package
    Uchibori, C. J.
    Lee, Michael
    Zhang, Xuefeng
    Ho, P. S.
    Nakamura, T.
    STRESS-INDUCED PHENOMENA IN METALLIZATION, 2009, 1143 : 185 - +
  • [42] Contact Resistance of the Micro Bumps in a Typical TSV Structure
    Lwo, Ben-Je
    Teng, Chia-Liang
    Ni, Tom
    Lu, Shirley
    2016 IEEE 37TH INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY (IEMT) & 18TH ELECTRONICS MATERIALS AND PACKAGING (EMAP) CONFERENCE, 2016,
  • [43] A novel shielding structure based on TSV 3D package
    Li, Jun
    Wan, Lixi
    Cao, Liqiang
    2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 690 - 693
  • [44] Inter-Chip Data Transfer Capability of TSV-Free Interposer (TFI) Package
    Kawano, Masaya
    Lim, Teck-Guan
    Li, Hong-Yu
    2018 IEEE 20TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2018, : 151 - 157
  • [45] HBM3 PPA Performance Evaluation by TSV Model with Micro-Bump and Hybrid Bonding
    Huang, Li-Hsin
    Cheng, Yu-Ying
    Wu, Tzong-Lin
    2023 IEEE 32ND CONFERENCE ON ELECTRICAL PERFORMANCE OF ELECTRONIC PACKAGING AND SYSTEMS, EPEPS, 2023,
  • [46] Analysis and Optimization of HBM3 PPA for TSV Model With Micro-Bump and Hybrid Bonding
    Huang, Li-Hsin
    Cheng, Yu-Ying
    Wu, Tzong-Lin
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2025, 15 (01): : 22 - 29
  • [47] Numerical Modeling of Through Silicon Via (TSV) Stacked Module with Micro Bump Interconnect for Biomedical Device
    Khong, Chee Houe
    Zhang, Xiaowu
    Khan, Navas
    Ho, Soon Wee
    Lim, Ying Ying
    Wai, Leong Ching
    Lim, Sharon
    Kripesh, V.
    Pinjala, D.
    Fenner, Andy
    2010 12TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2010, : 195 - 200
  • [48] Thermo-Mechanical Simulations of a Copper-to-Copper Direct Bonded 3D TSV Chip Package Interaction Test Vehicle
    Park, Ah-Young
    Ferrone, Daniel
    Cain, Stephen
    Jung, Dae Young
    Murray, Bruce T.
    Park, Seungbae
    Hummler, Klaus
    2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 2228 - 2234
  • [49] Micro Cu bump interconnection on 3D chip stacking technology
    Tanida, K
    Umemoto, M
    Tanaka, N
    Tomita, Y
    Takahashi, K
    JAPANESE JOURNAL OF APPLIED PHYSICS PART 1-REGULAR PAPERS BRIEF COMMUNICATIONS & REVIEW PAPERS, 2004, 43 (4B): : 2264 - 2270
  • [50] Chip-package interaction (CPI): An industry perspective
    Ray, Urmi
    Advancing Microelectronics, 2017, 44 (06):