Exact design for the settling time of two-stage Miller compensated operational amplifiers

被引:0
|
作者
Lv, Gaochong [1 ]
Guo, Yushun [1 ]
机构
[1] Hangzhou Dianzi Univ, Sch Elect & Informat Engn, Hangzhou 310018, Zhejiang, Peoples R China
关键词
Settling time-oriented design; Operational amplifiers; Analog design automation; Process-variation aware design; BEHAVIOR; MODEL;
D O I
10.1007/s10470-021-01955-3
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Most of the currently existed settling time design methods for the Miller-compensated two-stage operational amplifiers are based on the approximate analytical model and can obtain only inaccurate results. This paper presents an approach for the exact settling time design for this widely used circuit. By the compensation of the errors in the analytical settling behavior model and executing the conventional design procedure repeatedly, an iterative design scheme is developed. The overall errors are removed by the exact performance computation with the SPICE simulation and the accurate MOS model based sizing in the entire design process. Taking advantage of the fast convergence and precision feature of this method, an efficient process variation-aware design algorithm is further presented. Simulated design results for the amplifiers in 0.18 mu m and 90 nm technology are provided to illustrate the effectiveness of the proposed method.
引用
收藏
页码:151 / 163
页数:13
相关论文
共 50 条