Exact design for the settling time of two-stage Miller compensated operational amplifiers

被引:0
|
作者
Lv, Gaochong [1 ]
Guo, Yushun [1 ]
机构
[1] Hangzhou Dianzi Univ, Sch Elect & Informat Engn, Hangzhou 310018, Zhejiang, Peoples R China
关键词
Settling time-oriented design; Operational amplifiers; Analog design automation; Process-variation aware design; BEHAVIOR; MODEL;
D O I
10.1007/s10470-021-01955-3
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Most of the currently existed settling time design methods for the Miller-compensated two-stage operational amplifiers are based on the approximate analytical model and can obtain only inaccurate results. This paper presents an approach for the exact settling time design for this widely used circuit. By the compensation of the errors in the analytical settling behavior model and executing the conventional design procedure repeatedly, an iterative design scheme is developed. The overall errors are removed by the exact performance computation with the SPICE simulation and the accurate MOS model based sizing in the entire design process. Taking advantage of the fast convergence and precision feature of this method, an efficient process variation-aware design algorithm is further presented. Simulated design results for the amplifiers in 0.18 mu m and 90 nm technology are provided to illustrate the effectiveness of the proposed method.
引用
收藏
页码:151 / 163
页数:13
相关论文
共 50 条
  • [41] Hybrid cascode compensation for two-stage cmos operational amplifiers
    Yavari, M
    Shoaei, O
    Svelto, F
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 1565 - 1568
  • [42] Large-Signal Settling Optimization of SC Circuits Using Two-Stage Amplifiers with Current-Buffer Miller Compensation
    Amoroso, F. A.
    Pugliese, A.
    Cappuccino, G.
    PRIME: PROCEEDINGS OF THE CONFERENCE 2009 PHD RESEARCH IN MICROELECTRONICS AND ELECTRONICS, 2009, : 328 - 331
  • [43] gm/ID Design Considerations for Subthreshold-based CMOS Two-stage Operational Amplifiers
    Aueamnuay, Chaiyanut
    Kayyil, Ajmal Vadakkan
    Liu, Jialin
    Thota, Narayana Bhagirath
    Allstot, David J.
    2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [44] Two-Stage Miller-Compensated Amplifier with Embedded Negative Current Buffer
    Ho, Marco
    Leung, Ka Nang
    EDSSC: 2008 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, 2008, : 25 - 28
  • [45] A new compensation technique for two-stage CMOS operational transconductance amplifiers
    Yavari, M
    Zare-Hoseini, H
    Farazian, M
    Shoaei, O
    ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 539 - 542
  • [46] A novel frequency compensation technique for two-stage CMOS operational amplifiers
    Taherzadeh-Sani, M
    Lotfi, R
    Shoaei, O
    ICECS 2003: PROCEEDINGS OF THE 2003 10TH IEEE INTERNATIONAL CONFERENCE ON ELECTRONICS, CIRCUITS AND SYSTEMS, VOLS 1-3, 2003, : 256 - 259
  • [47] Operational Transconductance Amplifier Based Two-Stage Differential Charge Amplifiers
    Bhoyar, Dinesh B.
    Masram, Bharati Y.
    INFORMATION AND COMMUNICATION TECHNOLOGIES, 2010, 101 : 267 - 273
  • [48] Using Moderate Inversion to Optimize Voltage Gain, Thermal Noise, and Settling Time in Two-stage CMOS Amplifiers
    Yang, Yi
    Binkley, David M.
    Li, Changzhi
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012, : 432 - 435
  • [49] SETTLING TIME OF OPERATIONAL-AMPLIFIERS WITH FEEDFORWARD COMPENSATION
    TELKES, B
    PERIODICA POLYTECHNICA-ELECTRICAL ENGINEERING, 1975, 19 (04): : 329 - 348
  • [50] A Compensation Strategy for Two-Stage Operational Transconductance Amplifiers Based on Zero Splitting
    Ardakani, Hasan Afkhami
    Dehghani, Rasoul
    Asgari, Vahid
    2014 22nd Iranian Conference on Electrical Engineering (ICEE), 2014, : 491 - 495