Compact Modeling of Process Variations in Nanosheet Complementary FET (CFET) and Circuit Performance Predictions

被引:2
|
作者
Yang, Xiaoqiao [1 ]
Sun, Yabin [2 ,3 ]
Li, Xiaojin [1 ]
Shi, Yanling [1 ]
Liu, Ziyu [4 ]
机构
[1] East China Normal Univ, Dept Elect Engn, Shanghai 200241, Peoples R China
[2] East China Normal Univ, Dept Elect Engn, Shanghai 200241, Peoples R China
[3] East China Normal Univ, Chongqing Inst, Chongqing Key Lab Precis Opt, Chongqing 401120, Peoples R China
[4] Fudan Univ, Sch Microelect, Shanghai 200433, Peoples R China
基金
中国国家自然科学基金;
关键词
Integrated circuit modeling; Logic gates; Predictive models; Gallium arsenide; Fluctuations; Metals; Solid modeling; Compact model; complementary FET (CFET); gate edge roughness (GER); line edge roughness (LER); process fluctuation; work-function variation (WFV); LINEWIDTH ROUGHNESS LWR; WORK FUNCTION VARIATION; V-T DISTRIBUTION; INDUCED VARIABILITY; GATE; FLUCTUATION; SIMULATION; DEVICE; LER;
D O I
10.1109/TED.2023.3274510
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a semi-analytical compact model of random process fluctuations in nanosheet (NS) gate-all-around (GAA) complementary FET (CFET) is proposed, including work-function variation (WFV), line edge roughness (LER), and gate edge roughness (GER). Different from the conventional NS GAA FET, GER has a significantly different impact on NS GAA CFET, due to the additional p-type work-function (p-WF) liner for p-FET threshold voltage tuning as well as the common metal gate, and a negative correlation with p-WF thickness is introduced into GER model. The proposed model is embedded into Berkeley short-channel insulated-gate field-effect transistor model-common multi-gate (BSIM-CMG) to predict the device performance variability by HSPICE Monte Carlo (MC) simulations. Excellent agreement between stochastic TCAD and HSPICE MC simulations is demonstrated. The effect of process variations on the power-performance-area (PPA) of standard cells (SDCs) and ring oscillator (RO) circuit is predicted by the proposed model. Most of the process variations make a more than -10% to +20% change in power consumption in NOR2. WFV has the greatest impact on RO PPA, making a -10% to +12.3% change in power consumption. The proposed model provides a helpful guideline for the random variation-aware CFET circuit design and related technology process development.
引用
收藏
页码:3935 / 3942
页数:8
相关论文
共 50 条
  • [1] Performance Analysis on Complementary FET (CFET) Relative to Standard CMOS With Nanosheet FET
    Jung, Seung-Geun
    Jang, Dongwon
    Min, Seong-Ji
    Park, Euyjin
    Yu, Hyun-Yong
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2022, 10 : 78 - 82
  • [2] Impact of Process Variation on Nanosheet Gate-All-Around Complementary FET (CFET)
    Yang, Xiaoqiao
    Li, Xianglong
    Liu, Ziyu
    Sun, Yabin
    Liu, Yun
    Li, Xiaojin
    Shi, Yanling
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (07) : 4029 - 4036
  • [3] 3-D Modeling of Fringe Gate Capacitance in Complementary FET (CFET)
    Yang, Xiaoqiao
    Sun, Yabin
    Liu, Ziyu
    Liu, Yun
    Li, Xiaojin
    Shi, Yanling
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2022, 69 (11) : 5978 - 5984
  • [4] Vertically Stacked Nanosheet Number Optimization Strategy for Complementary FET (CFET) Scaling Beyond 2 nm
    Li, Shixin
    Luo, Yanna
    Xu, Haoqing
    Huo, Jiali
    Di, Zhaohai
    Li, Yongliang
    Zhang, Qingzhu
    Yin, Huaxiang
    Wu, Zhenhua
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2023, 70 (12) : 6118 - 6124
  • [5] Performance Projection of Negative Capacitance Complementary FET (NC-CFET): Device-Circuit Co-design
    Kumar, Abhishek
    Bulusu, Anand
    Dasgupta, Avirup
    8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 370 - 372
  • [6] Performance Comparison of Nanosheet FET, CombFET, and TreeFET: Device and Circuit Perspective
    Kumari, Neelam Aruna
    Sreenivasulu, V. Bharath
    Vijayvargiya, Vikas
    Upadhyay, Abhishek Kumar
    Ajayan, J.
    Uma, M.
    IEEE ACCESS, 2024, 12 : 9563 - 9571
  • [7] Performance Comparison of Nanosheet FET, CombFET, and TreeFET: Device and Circuit Perspective
    Kumari, Neelam Aruna
    Sreenivasulu, V. Bharath
    Vijayvargiya, Vikas
    Upadhyay, Abhishek Kumar
    Ajayan, J.
    Uma, M.
    IEEE Access, 2024, 12 : 9563 - 9571
  • [8] On the Modeling of Process Variations and Its Applications for Circuit Performance Designs
    Ma, James
    Yang, Wenwei
    Yang, Lianfeng
    Wu, Lifeng
    Liu, Zhihong
    2012 IEEE 11TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT-2012), 2012, : 523 - 526
  • [9] Performance Trade-offs in Complementary FET (CFET) Device Architectures for 3nm-node and Beyond
    Yang, Xiaoqiao
    Sun, Yabin
    Liu, Ziyu
    Shi, Yanling
    Li, Xiaojin
    2021 5TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE (EDTM), 2021,
  • [10] Compact Modeling of Negative Capacitance Nanosheet FET including Quasi-Ballistic Transport
    Gaidhane, A. D.
    Pahwa, G.
    Dasgupta, A.
    Verma, A.
    Chauhan, Y. S.
    2020 IEEE ELECTRON DEVICES TECHNOLOGY AND MANUFACTURING CONFERENCE (EDTM 2020), 2020,