Compact Modeling of Process Variations in Nanosheet Complementary FET (CFET) and Circuit Performance Predictions

被引:2
|
作者
Yang, Xiaoqiao [1 ]
Sun, Yabin [2 ,3 ]
Li, Xiaojin [1 ]
Shi, Yanling [1 ]
Liu, Ziyu [4 ]
机构
[1] East China Normal Univ, Dept Elect Engn, Shanghai 200241, Peoples R China
[2] East China Normal Univ, Dept Elect Engn, Shanghai 200241, Peoples R China
[3] East China Normal Univ, Chongqing Inst, Chongqing Key Lab Precis Opt, Chongqing 401120, Peoples R China
[4] Fudan Univ, Sch Microelect, Shanghai 200433, Peoples R China
基金
中国国家自然科学基金;
关键词
Integrated circuit modeling; Logic gates; Predictive models; Gallium arsenide; Fluctuations; Metals; Solid modeling; Compact model; complementary FET (CFET); gate edge roughness (GER); line edge roughness (LER); process fluctuation; work-function variation (WFV); LINEWIDTH ROUGHNESS LWR; WORK FUNCTION VARIATION; V-T DISTRIBUTION; INDUCED VARIABILITY; GATE; FLUCTUATION; SIMULATION; DEVICE; LER;
D O I
10.1109/TED.2023.3274510
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a semi-analytical compact model of random process fluctuations in nanosheet (NS) gate-all-around (GAA) complementary FET (CFET) is proposed, including work-function variation (WFV), line edge roughness (LER), and gate edge roughness (GER). Different from the conventional NS GAA FET, GER has a significantly different impact on NS GAA CFET, due to the additional p-type work-function (p-WF) liner for p-FET threshold voltage tuning as well as the common metal gate, and a negative correlation with p-WF thickness is introduced into GER model. The proposed model is embedded into Berkeley short-channel insulated-gate field-effect transistor model-common multi-gate (BSIM-CMG) to predict the device performance variability by HSPICE Monte Carlo (MC) simulations. Excellent agreement between stochastic TCAD and HSPICE MC simulations is demonstrated. The effect of process variations on the power-performance-area (PPA) of standard cells (SDCs) and ring oscillator (RO) circuit is predicted by the proposed model. Most of the process variations make a more than -10% to +20% change in power consumption in NOR2. WFV has the greatest impact on RO PPA, making a -10% to +12.3% change in power consumption. The proposed model provides a helpful guideline for the random variation-aware CFET circuit design and related technology process development.
引用
收藏
页码:3935 / 3942
页数:8
相关论文
共 50 条
  • [21] Towards Improved Nanosheet-Based Complementary Field Effect Transistor (CFET) Performance Down to 42nm Contacted Gate Pitch
    Chiarella, T.
    Matagne, P.
    Mertens, H.
    Hosseini, M.
    Zhou, X.
    Eyben, P.
    Arimura, H.
    Gupta, A.
    Richard, O.
    Drijbooms, C.
    Caluwaerts, R.
    Horiguchi, N.
    Mitard, J.
    8TH IEEE ELECTRON DEVICES TECHNOLOGY & MANUFACTURING CONFERENCE, EDTM 2024, 2024, : 16 - 18
  • [22] Modeling of SiN Inner Spacer Deposition in Gate-all-around Nanosheet FET Process
    Shao, Hua
    Chen, Rui
    Li, Junjie
    Bai, Guobin
    Li, Chen
    Yana, Qi
    Wei, Yayi
    ADVANCES IN PATTERNING MATERIALS AND PROCESSES XXXIX, 2022, 12055
  • [23] Machine Learning Assisted Nanoscale Device Modeling for Nanosheet FETs with Process Variations
    Lyu, Yaoyang
    Chen, Wangyong
    Zheng, Mingyue
    Yin, Binyu
    Li, Jinning
    Cai, Linlin
    2022 IEEE SILICON NANOELECTRONICS WORKSHOP (SNW), 2022,
  • [24] Influence of Process-Voltage-Temperature variations on the behavior of a hybrid SET-FET circuit
    Amat, E.
    Bausells, J.
    Perez-Murano, F.
    2017 SPANISH CONFERENCE ON ELECTRON DEVICES (CDE), 2017,
  • [25] On a generalized framework for modeling the effects of process variations on circuit delay performance using response surface methodology
    Harish, B. P.
    Bhat, Navakanta
    Patil, Mahesh B.
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2007, 26 (03) : 606 - 614
  • [26] Modeling of the effects of process variations on circuit delay at 65nm
    Harish, B. P.
    Patil, Mahesh B.
    Bhat, Navakanta
    2005 IEEE CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, PROCEEDINGS, 2005, : 761 - 764
  • [27] Modeling the Dependency of Analog Circuit Performance Parameters on Manufacturing Process Variations With Applications in Sensitivity Analysis and Yield Prediction
    Sandru, Elena-Diana
    David, Emilian
    Kovacs, Ingrid
    Buzo, Andi
    Burileanu, Corneliu
    Pelz, Georg
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2022, 41 (01) : 129 - 142
  • [28] Effect of Process-Induced Variations on Analog Performance of Silicon based Nanosheet Transistor
    Yogendra Pratap Pundir
    Arvind Bisht
    Rajesh Saha
    Pankaj Kumar Pal
    Silicon, 2023, 15 : 4449 - 4455
  • [29] Effect of Process-Induced Variations on Analog Performance of Silicon based Nanosheet Transistor
    Pundir, Yogendra Pratap
    Bisht, Arvind
    Saha, Rajesh
    Pal, Pankaj Kumar
    SILICON, 2023, 15 (10) : 4449 - 4455
  • [30] Compact MOSFET Modeling for Process Variability-Aware VLSI Circuit Design
    Saha, Samar K.
    IEEE ACCESS, 2014, 2 : 104 - 115