Compact Modeling of Process Variations in Nanosheet Complementary FET (CFET) and Circuit Performance Predictions

被引:2
|
作者
Yang, Xiaoqiao [1 ]
Sun, Yabin [2 ,3 ]
Li, Xiaojin [1 ]
Shi, Yanling [1 ]
Liu, Ziyu [4 ]
机构
[1] East China Normal Univ, Dept Elect Engn, Shanghai 200241, Peoples R China
[2] East China Normal Univ, Dept Elect Engn, Shanghai 200241, Peoples R China
[3] East China Normal Univ, Chongqing Inst, Chongqing Key Lab Precis Opt, Chongqing 401120, Peoples R China
[4] Fudan Univ, Sch Microelect, Shanghai 200433, Peoples R China
基金
中国国家自然科学基金;
关键词
Integrated circuit modeling; Logic gates; Predictive models; Gallium arsenide; Fluctuations; Metals; Solid modeling; Compact model; complementary FET (CFET); gate edge roughness (GER); line edge roughness (LER); process fluctuation; work-function variation (WFV); LINEWIDTH ROUGHNESS LWR; WORK FUNCTION VARIATION; V-T DISTRIBUTION; INDUCED VARIABILITY; GATE; FLUCTUATION; SIMULATION; DEVICE; LER;
D O I
10.1109/TED.2023.3274510
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this work, a semi-analytical compact model of random process fluctuations in nanosheet (NS) gate-all-around (GAA) complementary FET (CFET) is proposed, including work-function variation (WFV), line edge roughness (LER), and gate edge roughness (GER). Different from the conventional NS GAA FET, GER has a significantly different impact on NS GAA CFET, due to the additional p-type work-function (p-WF) liner for p-FET threshold voltage tuning as well as the common metal gate, and a negative correlation with p-WF thickness is introduced into GER model. The proposed model is embedded into Berkeley short-channel insulated-gate field-effect transistor model-common multi-gate (BSIM-CMG) to predict the device performance variability by HSPICE Monte Carlo (MC) simulations. Excellent agreement between stochastic TCAD and HSPICE MC simulations is demonstrated. The effect of process variations on the power-performance-area (PPA) of standard cells (SDCs) and ring oscillator (RO) circuit is predicted by the proposed model. Most of the process variations make a more than -10% to +20% change in power consumption in NOR2. WFV has the greatest impact on RO PPA, making a -10% to +12.3% change in power consumption. The proposed model provides a helpful guideline for the random variation-aware CFET circuit design and related technology process development.
引用
收藏
页码:3935 / 3942
页数:8
相关论文
共 50 条
  • [31] Compact MOSFET modeling for process variability-aware VLSI circuit design
    Saha, Samar K., 1600, Institute of Electrical and Electronics Engineers Inc., United States (02):
  • [32] Compact MOSFET modeling for process variability-aware VLSI circuit design
    Saha, Samar K.
    IEEE Access, 2014, 2 : 104 - 115
  • [33] Concurrent optimization of process dependent variations in different circuit performance measures
    Mutlu, AA
    Gunther, NG
    Rahman, M
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 692 - 695
  • [34] Exploring the Performance of 3-D Nanosheet FET in Inversion and Junctionless Modes: Device and Circuit-Level Analysis and Comparison
    Sreenivasulu, V. Bharath
    Neelam, Aruna Kumari
    Kola, Sekhar Reddy
    Singh, Jawar
    Li, Yiming
    IEEE ACCESS, 2023, 11 : 90421 - 90429
  • [35] Compact Modeling of Surface Potential, Drain Current and Terminal Charges in Negative Capacitance Nanosheet FET including Quasi-Ballistic Transport
    Gaidhane, Amol D.
    Pahwa, Girish
    Dasgupta, Avirup
    Verma, Amit
    Chauhan, Yogesh Singh
    IEEE JOURNAL OF THE ELECTRON DEVICES SOCIETY, 2020, 8 (08): : 1168 - 1176
  • [36] Compact modeling of dynamic trap density evolution for predicting circuit performance aging
    Miura-Mattausch, M.
    Miyamoto, H.
    Kikuchihara, H.
    Maiti, T. K.
    Rohbani, N.
    Navarro, D.
    Mattausch, H. J.
    MICROELECTRONICS RELIABILITY, 2018, 80 : 164 - 175
  • [37] An Efficient Method for Evaluating Analog Circuit Performance Bounds Under Process Variations
    Kuo, Po-Yu
    Saibua, Siwat
    Huang, Guanming
    Zhou, Dian
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2012, 59 (06) : 351 - 355
  • [38] To influence of process variations on the halo MOSFETs and its implications on the analog circuit performance
    Narasimhulu, K
    Narendra, SG
    Rao, VR
    17TH INTERNATIONAL CONFERENCE ON VLSI DESIGN, PROCEEDINGS: DESIGN METHODOLOGIES FOR THE GIGASCALE ERA, 2004, : 545 - 550
  • [39] Modeling the Effect of Process Variations on the Delay and Power of the Digital Circuit Using Fast Simulators
    Amirsoleimani, Amirali
    Soleimani, H.
    Ahmadi, A.
    Bavandpour, M.
    Zwolinski, M.
    2013 21ST IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2013,
  • [40] Modeling the impact of back-end process variation on circuit performance
    Sylvester, Dennis
    Nakagawa, O.Sam
    Hu, Chenming
    International Symposium on VLSI Technology, Systems, and Applications, Proceedings, 1999, : 58 - 61