Area and Energy Efficient SOT-MRAM Bit Cell Based on 3 Transistors With Shared Diffusion Regions

被引:4
|
作者
Liu, Enlong [1 ]
Li, Kunkun [1 ]
Shen, Ao [1 ]
He, Shikun [1 ]
机构
[1] Zhejiang Hikstor Technol Co Ltd, Dept Prod Engn, Hangzhou 311300, Peoples R China
关键词
Transistors; Computer architecture; Microprocessors; Switches; Voltage; Switching circuits; Magnetic tunneling; Bit cell design; cell size; write energy; spin-orbit-torque magnetic random access memory (SOT-MRAM);
D O I
10.1109/TCSII.2023.3236382
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, we present a novel bit cell structure of spin-orbit-torque magnetic random access memory (SOT-MRAM) for the reduction of both cell size and write energy consumption. Based on the shared diffusion region architecture, all of the 3 transistors in one SOT-MRAM bit cell contribute to supply driving current for deterministic write operations. Implemented with a 40 nm CMOS technology, the proposed design achieves cell area reduction of 32% compared to conventional 2-transistors-based bit cell design from the simulation result. In addition, word-line voltage for access transistors in both designs are optimized and compared. Write energy of the proposed bit cell decreases with proper word-line voltage of the access transistors, reaching 80% (92%) write-P (AP) of the conventional cell design. Both the cell size scaling and energy saving make the proposed bit cell a viable design for high density and energy efficient SOT-MRAM.
引用
收藏
页码:2206 / 2210
页数:5
相关论文
共 47 条
  • [21] Low Energy and Error Resilient SOT- MRAM based FPGA LUT Cell
    Kim, Dongsu
    Park, Jongsun
    18TH INTERNATIONAL SOC DESIGN CONFERENCE 2021 (ISOCC 2021), 2021, : 77 - 78
  • [22] SOT and STT-Based 4-Bit MRAM Cell for High-Density Memory Applications
    Nisar, Arshid
    Dhull, Seema
    Mittal, Sparsh
    Kaushik, Brajesh Kumar
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2021, 68 (09) : 4384 - 4390
  • [23] SOT-MRAM-Based Design for Energy-Efficient and Reliable Binary Neural Network Acceleration
    Shaban, Ahmed
    Gothalyan, Shreshtha
    Hou, Tuo-Hung
    Suri, Manan
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (09) : 5367 - 5374
  • [24] Area and Energy Efficient Magnetic Full Adder based on Differential Spin Hall MRAM
    Prajapati, Sanjay
    Zilic, Zeljko
    Kaushik, Brajesh Kumar
    2018 16TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2018, : 317 - 321
  • [25] A 129.83 TOPS/W Area Efficient Digital SOT/STT MRAM-Based Computing-In-Memory for Advanced Edge AI Chips
    Lu, Lu
    Mani, Aarthy
    Anh Tuan Do
    2023 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, ISCAS, 2023,
  • [26] 3T2M canted-type x SOT-MRAM: Field-free, high-energy-efficiency, and high-read-margin memory toward cache applications
    Liu, Long
    Wang, Di
    Lin, Huai
    Zhao, Xuefeng
    Wang, Ziwei
    Xu, Nuo
    Luo, Xi
    Gao, Nan
    Xue, Xiaoyong
    Pan, Cheng
    Xie, Changqing
    Xing, Guozhong
    JOURNAL OF SCIENCE-ADVANCED MATERIALS AND DEVICES, 2022, 7 (04):
  • [27] A 4 bit highly energy and area efficient SC SAR ADC based on a combinational technique with reduced reset energy
    Ghoshal, Pranati
    Dey, Chanchal
    Sen, Sunit Kumar
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2020, 26 (05): : 1395 - 1404
  • [28] A 4 bit highly energy and area efficient SC SAR ADC based on a combinational technique with reduced reset energy
    Pranati Ghoshal
    Chanchal Dey
    Sunit Kumar Sen
    Microsystem Technologies, 2020, 26 : 1395 - 1404
  • [29] Area and Energy Efficient Short-Circuit-Logic-Based STT-MRAM Crossbar Array for Binary Neural Networks
    Wang, Chao
    Wang, Zhaohao
    Zhang, Zhongkui
    Zhang, Youguang
    Zhao, Weisheng
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2024, 71 (03) : 1386 - 1390
  • [30] A Smaller, Faster, and More Energy-Efficient Complementary STT-MRAM Cell Uses Three Transistors and a Ground Grid: More Is Actually Less
    Appeltans, Raf
    Raghavan, Praveen
    Kar, Gouri Sankar
    Furnemont, Arnaud
    Van der Perre, Liesbet
    Dehaene, Wim
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2017, 25 (04) : 1204 - 1214