Area and Energy Efficient SOT-MRAM Bit Cell Based on 3 Transistors With Shared Diffusion Regions

被引:4
|
作者
Liu, Enlong [1 ]
Li, Kunkun [1 ]
Shen, Ao [1 ]
He, Shikun [1 ]
机构
[1] Zhejiang Hikstor Technol Co Ltd, Dept Prod Engn, Hangzhou 311300, Peoples R China
关键词
Transistors; Computer architecture; Microprocessors; Switches; Voltage; Switching circuits; Magnetic tunneling; Bit cell design; cell size; write energy; spin-orbit-torque magnetic random access memory (SOT-MRAM);
D O I
10.1109/TCSII.2023.3236382
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, we present a novel bit cell structure of spin-orbit-torque magnetic random access memory (SOT-MRAM) for the reduction of both cell size and write energy consumption. Based on the shared diffusion region architecture, all of the 3 transistors in one SOT-MRAM bit cell contribute to supply driving current for deterministic write operations. Implemented with a 40 nm CMOS technology, the proposed design achieves cell area reduction of 32% compared to conventional 2-transistors-based bit cell design from the simulation result. In addition, word-line voltage for access transistors in both designs are optimized and compared. Write energy of the proposed bit cell decreases with proper word-line voltage of the access transistors, reaching 80% (92%) write-P (AP) of the conventional cell design. Both the cell size scaling and energy saving make the proposed bit cell a viable design for high density and energy efficient SOT-MRAM.
引用
收藏
页码:2206 / 2210
页数:5
相关论文
共 47 条
  • [31] 2-Bit-Per-Cell RRAM-Based In-Memory Computing for Area-/Energy-Efficient Deep Learning
    He, Wangxin
    Yin, Shihui
    Kim, Yulhwa
    Sun, Xiaoyu
    Kim, Jae-Joon
    Yu, Shimeng
    Seo, Jae-Sun
    IEEE SOLID-STATE CIRCUITS LETTERS, 2020, 3 : 194 - 197
  • [32] An Energy-Efficient Hybrid Tunnel FET based STT-MRAM Memory Cell Design at Low VDD
    Yamani, Sudha Vani
    Rani, N. Usha
    Vaddi, Ramesh
    INTERNATIONAL JOURNAL OF ELECTRONICS, 2022, 109 (03) : 537 - 551
  • [33] Low Energy and Write-Efficient Spin-Orbit Torque-Based Triple-Level Cell MRAM
    Dhull, Seema
    Nisar, Arshid
    Nehra, Vikas
    Prajapati, Sanjay
    Kumar, T. Nandha
    Kaushik, Brajesh Kumar
    IEEE TRANSACTIONS ON MAGNETICS, 2023, 59 (07)
  • [34] Energy- and Area-Efficient 8T SRAM Cell with FEOL CFETs and BEOL-Compatible Transistors
    Lee, Ming
    Huang, Zi-Yuan
    Fan, Shao-Fu
    Lu, Yu-Cheng
    Hu, Vita Pi-Ho
    2022 INTERNATIONAL ELECTRON DEVICES MEETING, IEDM, 2022,
  • [35] Building Energy-Efficient Multi-Level Cell STT-MRAM Based Cache Through Dynamic Data-Resistance Encoding
    Chi, Ping
    Xu, Cong
    Zhu, Xiaochun
    Xie, Yuan
    PROCEEDINGS OF THE FIFTEENTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN (ISQED 2014), 2015, : 639 - +
  • [36] Local bit-line shared pass-gate 8T SRAM based energy efficient and reliable In-Memory Computing architecture
    Rajput, Anil Kumar
    Pattanaik, Manisha
    Kaushal, Gaurav
    MICROELECTRONICS JOURNAL, 2022, 129
  • [37] An Area and Energy Efficient All Resistive Neuromorphic-Computing Platform Implemented by a 4-bit-per-cell RG-FinFET Memory
    Wu, J. P.
    Lee, M. Y.
    Kao, T. C. .
    Li, Y. J.
    Liu, C. H.
    Guo, J. C.
    Chung, Steve S.
    2023 INTERNATIONAL VLSI SYMPOSIUM ON TECHNOLOGY, SYSTEMS AND APPLICATIONS, VLSI-TSA/VLSI-DAT, 2023,
  • [38] Enhanced 32-bit microprocessor-based SoC for energy efficient MP3 decoding in portable devices
    Lin, Yi-Ting
    Huang, Ing-Jer
    ICCE: 2007 DIGEST OF TECHNICAL PAPERS INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS, 2007, : 445 - +
  • [39] Monolithic 3D-Based SRAM/MRAM Hybrid Memory for an Energy-Efficient Unified L2 TLB-Cache Architecture
    Gong, Young-Ho
    IEEE ACCESS, 2021, 9 (09): : 18915 - 18926
  • [40] PrxCa1-xMnO3-Based Memory and Si Time-Keeping Selector for Area and Energy Efficient Synapse
    Das, Bhaskar
    Lele, Ashwin
    Kumbhare, Pankaj
    Schulze, Joerg
    Ganguly, Udayan
    IEEE ELECTRON DEVICE LETTERS, 2019, 40 (06) : 850 - 853