Area and Energy Efficient SOT-MRAM Bit Cell Based on 3 Transistors With Shared Diffusion Regions

被引:4
|
作者
Liu, Enlong [1 ]
Li, Kunkun [1 ]
Shen, Ao [1 ]
He, Shikun [1 ]
机构
[1] Zhejiang Hikstor Technol Co Ltd, Dept Prod Engn, Hangzhou 311300, Peoples R China
关键词
Transistors; Computer architecture; Microprocessors; Switches; Voltage; Switching circuits; Magnetic tunneling; Bit cell design; cell size; write energy; spin-orbit-torque magnetic random access memory (SOT-MRAM);
D O I
10.1109/TCSII.2023.3236382
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this brief, we present a novel bit cell structure of spin-orbit-torque magnetic random access memory (SOT-MRAM) for the reduction of both cell size and write energy consumption. Based on the shared diffusion region architecture, all of the 3 transistors in one SOT-MRAM bit cell contribute to supply driving current for deterministic write operations. Implemented with a 40 nm CMOS technology, the proposed design achieves cell area reduction of 32% compared to conventional 2-transistors-based bit cell design from the simulation result. In addition, word-line voltage for access transistors in both designs are optimized and compared. Write energy of the proposed bit cell decreases with proper word-line voltage of the access transistors, reaching 80% (92%) write-P (AP) of the conventional cell design. Both the cell size scaling and energy saving make the proposed bit cell a viable design for high density and energy efficient SOT-MRAM.
引用
收藏
页码:2206 / 2210
页数:5
相关论文
共 47 条
  • [41] GNN-based Multi-bit Flip-flop Clustering and Post-clustering Design Optimization for Energy-efficient 3D ICs
    Vanna-Iampikul, Pruek
    Lu, Yi-Chen
    Shim, Da Eun
    Lim, Sung Kyu
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2023, 28 (05)
  • [42] Low-Cost Energy-Efficient 3-D Nano-Spikes-Based Electric Cell Lysis Chips
    Riaz, Kashif
    Leung, Siu-Fung
    Fan, Zhiyong
    Lee, Yi-Kuen
    JOURNAL OF MICROELECTROMECHANICAL SYSTEMS, 2017, 26 (04) : 910 - 920
  • [43] Highly area efficient and cost effective double stacked S3(stacked single-crystal Si) peripheral CMOS SSTFT and SRAM cell technology for 512M bit density SRAM
    Jung, SM
    Lim, H
    Cho, WS
    Cho, HS
    Yeo, CD
    Kang, YH
    Bae, DG
    Na, J
    Kwak, KH
    Choi, BY
    Kim, SJ
    Jeong, JH
    Chang, YC
    Jang, JH
    Kim, JH
    Kim, K
    Ryu, BI
    IEEE INTERNATIONAL ELECTRON DEVICES MEETING 2004, TECHNICAL DIGEST, 2004, : 265 - 268
  • [44] 14.5fJ/conversion-step 9-bit 100-kS/s non-binary weighted dual capacitor array based area and energy efficient SAR ADC in 90nm CMOS
    Narasimaiah, Jagadish Dasarahalli
    Bhat, Mujoor Shankaranarayana
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (06) : 671 - 680
  • [45] 11.39 fJ/conversion-step 780 kS/s 8bit switched capacitor-based area and energy-efficient successive approximation register ADC in 90 nm complementary-metal-oxide-semiconductor
    Narasimaiah, Jagadish Dasarahalli
    Tonse, Laxminidhi
    Bhat, Mujoor Sankaranarayana
    IET CIRCUITS DEVICES & SYSTEMS, 2018, 12 (03) : 249 - 255
  • [46] Newly energy-efficient SRAM bit-cell using GAA CNT-GDI method with asymmetrical write and built-in read-assist schemes for QR code-based multimedia applications
    Darabi, Abdolreza
    Salehi, Mohammad Reza
    Abiri, Ebrahim
    MICROELECTRONICS JOURNAL, 2021, 114
  • [47] Preparation of a New Microbial Fuel Cell Anode Based on Ti3C2 MXene Self-Assembled Composite Material for More Efficient Clean Bioelectric Energy Production
    Liu, Yukuo
    He, Xi
    Shi, Lifeng
    Liu, Lin
    Liu, Xuejing
    Li, Fuping
    Wang, Hao
    ACS APPLIED ENERGY MATERIALS, 2024, 7 (17): : 7291 - 7306