Area and Energy Efficient Short-Circuit-Logic-Based STT-MRAM Crossbar Array for Binary Neural Networks

被引:4
|
作者
Wang, Chao [1 ]
Wang, Zhaohao [2 ]
Zhang, Zhongkui [2 ]
Zhang, Youguang [1 ]
Zhao, Weisheng [2 ]
机构
[1] Beihang Univ, Fert Beijing Res Inst, Sch Elect & Informat Engn, MIIT Key Lab Spintron, Beijing 100191, Peoples R China
[2] Beihang Univ, Fert Beijing Inst, MIIT Key Lab Spintron, Sch Integrated Circuit Sci & Engn, Beijing 100191, Peoples R China
关键词
Spin-transfer-torque magnetoresistive random-access memory; in-memory computing; binary neural network; crossbar array; IN-MEMORY;
D O I
10.1109/TCSII.2023.3317635
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Spin-transfer-torque magnetoresistive random-access memory (STT-MRAM) is a promising candidate for future memory systems, however, implementing highly parallel neuro-inspired computing with standard STT-MRAM arrays faces the power consumption challenges due to the low resistance characteristics of the magnetic tunneling junction (MTJ). In this brief, we propose a novel in-memory computing (IMC) architecture for binary neural network (BNN). The proposed design is constructed with short-circuit-logic-based 3-transistor and 2-MTJ (3T2J-S) bit-cell to implement XNOR operations and series-connected crossbar array for bit-counting operations. By further sharing the active region, the layout area of the proposed 3T2J-S bit-cell is reduced by 20% compared with the conventional STT-MRAM crossbar bit-cell. Moreover, the proposed design can optimize the write asymmetry issue of STT-MRAM, thereby reducing the voltage required for the write operation. Furthermore, the proposed 3T2J-S bit-cell has the same on/off ratio as the conventional one, and can increase the inference frequency by 10.6% due to the reduction of the bit-cell resistance.
引用
收藏
页码:1386 / 1390
页数:5
相关论文
共 46 条
  • [1] STT-MRAM Architecture with Parallel Accumulator for In-Memory Binary Neural Networks
    Thi-Nhan Pham
    Quang-Kien Trinh
    Chang, Ik-Joon
    Alioto, Massimo
    2021 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2021,
  • [2] STT-BNN: A Novel STT-MRAM In-Memory Computing Macro for Binary Neural Networks
    Thi-Nhan Pham
    Quang-Kien Trinh
    Chang, Ik-Joon
    Alioto, Massimo
    IEEE JOURNAL ON EMERGING AND SELECTED TOPICS IN CIRCUITS AND SYSTEMS, 2022, 12 (02) : 569 - 579
  • [3] Design of an Area-Efficient Computing in Memory Platform Based on STT-MRAM
    Wang, Chao
    Wang, Zhaohao
    Wang, Gefei
    Zhang, Youguang
    Zhao, Weisheng
    IEEE TRANSACTIONS ON MAGNETICS, 2021, 57 (02)
  • [4] STT-BSNN: An In-Memory Deep Binary Spiking Neural Network Based on STT-MRAM
    Van-Tinh Nguyen
    Quang-Kien Trinh
    Zhang, Renyuan
    Nakashima, Yasuhiko
    IEEE ACCESS, 2021, 9 (09): : 151373 - 151385
  • [5] Work-in-Progress: Toward Energy-efficient Near STT-MRAM Processing Architecture for Neural Networks
    Li, Yueting
    Zhao, Bingluo
    Xu, Xinyi
    Zhang, Yundong
    Wang, Jun
    Zhao, Weisheng
    2022 INTERNATIONAL CONFERENCE ON HARDWARE/SOFTWARE CODESIGN AND SYSTEM SYNTHESIS (CODES+ISSS), 2022, : 13 - 14
  • [6] Distributed Accumulation based Energy Efficient STT-MRAM based Digital PIM Architecture
    Kim, Dongsu
    Park, Jongsun
    2022 19TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2022, : 29 - 30
  • [7] A Disturbance-Free Energy-Efficient STT-MRAM Based on Complementary Polarizers
    Qu, Lianhua
    Zhao, Zhenyu
    Wang, Yao
    Tang, Haoyue
    Li, Huan
    Deng, Quan
    Li, Peng
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (10) : 1288 - 1291
  • [8] Exploiting TFET-based technology for energy-efficient STT-MRAM cells
    Perez, Santiago S.
    Bedoya, Alessandro
    Miguel Procel, Luis
    Taco, Ramiro
    INTERNATIONAL JOURNAL OF APPLIED ELECTROMAGNETICS AND MECHANICS, 2023, 73 (01) : 15 - 24
  • [9] TAM: A Computing in Memory based on Tandem Array within STT-MRAM for Energy-Efficient Analog MAC Operation
    Wang, Jinkai
    Gu, Zhengkun
    Wang, Hongyu
    Hao, Zuolei
    Zhang, Bojun
    Zhao, Weisheng
    Zhang, Yue
    2023 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION, DATE, 2023,
  • [10] A MLC STT-MRAM based Computing in-Memory Architec-ture for Binary Neural Network
    Pan, Y.
    Ouyang, P.
    Zhao, Y.
    Kang, W.
    Yin, S.
    Zhang, Y.
    Zhao, W.
    Wei, S.
    2018 IEEE INTERNATIONAL MAGNETIC CONFERENCE (INTERMAG), 2018,