共 50 条
- [41] Study on Board Level Solder Joints Reliability Analysis of the Copper Stud Bump Flip-Chip 2010 11TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP), 2010, : 1018 - 1022
- [42] Mechanical and Board Level Reliability Considerations of Lidless Flip Chip BGA Packaging 2013 IEEE 63RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2013, : 966 - 970
- [44] Insights into correlation between board-level drop reliability and package-level ball impact test 56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, : 455 - +
- [46] Coupled Thermal and Thermo-Mechanical Simulation for Flip-chip Component Level Copper Pillar Bump Fatigue PROCEEDINGS OF THE 17TH IEEE INTERSOCIETY CONFERENCE ON THERMAL AND THERMOMECHANICAL PHENOMENA IN ELECTRONIC SYSTEMS (ITHERM 2018), 2018, : 1381 - 1386
- [47] Prediction of board-level reliability of chip-scale packages under consecutive drops PROCEEDINGS OF THE 7TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE, VOLS. 1 AND 2, 2005, : 73 - 80
- [49] Effects of Underfill Materials and Thermal Cycling on Mechanical Reliability of Chip Scale Package IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2009, 32 (03): : 633 - 638
- [50] Failure Localization on the Open Circuit for a High Density Ceramic Flip-Chip Package after Reliability Test 2018 19TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2018, : 247 - 251