Reliability Evaluation of Board-Level Flip-Chip Package under Coupled Mechanical Compression and Thermal Cycling Test Conditions

被引:1
|
作者
Shih, Meng-Kai [1 ]
Liu, Yu-Hao [1 ]
Lee, Calvin [2 ]
Hung, C. P. [2 ]
机构
[1] Natl Formosa Univ, Dept Mech & Comp Aided Engn, Yuanlin 632, Taiwan
[2] Adv Semicond Engn ASE, Kaohsiung 811, Taiwan
关键词
FCBGA; solder joint; finite element method; mechanical loading; reliability; MODEL;
D O I
10.3390/ma16124291
中图分类号
O64 [物理化学(理论化学)、化学物理学];
学科分类号
070304 ; 081704 ;
摘要
Flip Chip Ball Grid Array (FCBGA) packages, together with many other heterogeneous integration packages, are widely used in high I/O (Input/Output) density and high-performance computing applications. The thermal dissipation efficiency of such packages is often improved through the use of an external heat sink. However, the heat sink increases the solder joint inelastic strain energy density, and thus reduces the board-level thermal cycling test reliability. The present study constructs a three-dimensional (3D) numerical model to investigate the solder joint reliability of a lidless on-board FCBGA package with heat sink effects under thermal cycling testing, in accordance with JEDEC standard test condition G (a thermal range of -40 to 125 & DEG;C and a dwell/ramp time of 15/15 min). The validity of the numerical model is confirmed by comparing the predicted warpage of the FCBGA package with the experimental measurements obtained using a shadow moire system. The effects of the heat sink and loading distance on the solder joint reliability performance are then examined. It is shown that the addition of the heat sink and a longer loading distance increase the solder ball creep strain energy density (CSED) and degrade the package reliability performance accordingly.
引用
收藏
页数:13
相关论文
共 50 条
  • [31] Warpage Measurement and Simulation of Flip-Chip PBGA Package under Thermal Loading
    Tsai, M. V.
    Chang, H. Y.
    2008 EMAP CONFERENCE PROCEEDINGS, 2008, : 145 - 148
  • [32] Reliability studies of two flip-chip BGA packages using power cycling test
    Qi, Q
    MICROELECTRONICS RELIABILITY, 2001, 41 (04) : 553 - 562
  • [33] Board-level drop reliability performance before and after thermal cycling aging
    Pang, John H. L.
    Xu, Luhua
    IPACK 2007: PROCEEDINGS OF THE ASME INTERPACK CONFERENCE 2007, VOL 2, 2007, : 173 - 178
  • [34] Board-Level Solder Joint Reliability of Edge- and Corner-Bonded Lead-Free Chip Scale Package Assemblies Subjected to Thermal Cycling
    Shi, Hongbin
    Tian, Cuihua
    Ueda, Toshitsugu
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2012, 51 (04)
  • [35] Effects of phase change of Pb-free flip-chip solders during board-level interconnect reflow
    Chung, Soonwan
    Tang, Zhenming
    Park, Seungbae
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2007, 30 (01): : 38 - 43
  • [36] Solder joint reliability in flip chip package with surface treatment of ENIG under thermal shock test
    Ha, Sang-Su
    Ha, Sang-Ok
    Yoon, Jeong-Won
    Kim, Jong-Woong
    Ko, Min-Kwan
    Kim, Dae-Gon
    Kim, Sung-Jin
    Hong, Tae-Hwan
    Jung, Seung-Boo
    METALS AND MATERIALS INTERNATIONAL, 2009, 15 (04) : 655 - 660
  • [37] Solder joint reliability in flip chip package with surface treatment of ENIG under thermal shock test
    Sang-Su Ha
    Sang-Ok Ha
    Jeong-Won Yoon
    Jong-Woong Kim
    Min-Kwan Ko
    Dae-Gon Kim
    Sung-Jin Kim
    Tae-Hwan Hong
    Seung-Boo Jung
    Metals and Materials International, 2009, 15 : 655 - 660
  • [38] Quantitative Reliability Prediction Model for Wafer Level Packages under Board-Level Temperature Cycling
    Yang, Hung-Chun
    Kao, Chin-Li
    Chiu, Tz-Cheng
    Lee, Chang-Chi
    Hung, Sung-Ching
    Hung, Chih-Pin
    2014 9TH INTERNATIONAL MICROSYSTEMS, PACKAGING, ASSEMBLY AND CIRCUITS TECHNOLOGY CONFERENCE (IMPACT), 2014, : 325 - 328
  • [39] Reliability study of board-level lead-free interconnections under sequential thermal cycling and drop impact
    Zhang, Bo
    Ding, Han
    Sheng, Xinjun
    MICROELECTRONICS RELIABILITY, 2009, 49 (05) : 530 - 536
  • [40] Board Level Solder Joint Reliability Model for Flip-Chip Ball Grid Array Packages under Compressive Loads
    Chiu, Tz-Cheng
    Lin, Jyun-Ji
    Gupta, Vikas
    Edwards, Darvin
    Ahmad, Mudasir
    2010 12TH ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2010, : 646 - 651