Study on Board Level Solder Joints Reliability Analysis of the Copper Stud Bump Flip-Chip

被引:1
|
作者
Mu Wei [1 ]
Zhou Dejian [1 ]
Wu Zhaohua [1 ]
机构
[1] Guilin Univ Elect Technol, Sch Mech Engn, Guilin 541004, Peoples R China
关键词
D O I
10.1109/ICEPT.2010.5582624
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, the investigation focuses on the copper stud bump solder joint thermal-mechanical reliability. The copper stud bump processing is simulated by FEM software Ansys/Ls-dyna, and then the relationship between the copper stud bump and processing parameters (bonding force, ultrasonic power, bonding time and bonding temperature) is studied. Based on the simulation result, the dimension of the bonded copper stud bump is obtained, and then the 3D model of chip with copper stud bump is developed. Only one-fourth model is used to reduce the computer work. The solder alloy, SnPb63/37, is modeled as rate-dependant visco-plastic material using ANAND model. According the JEDEC JESD22-A104, the temperature cycle test is simulated in order to study the distribution of equivalent stress and plastic strain for solder joints array and to located the maximum stress and strain solder joint. Based on modified Manson-Coffin model for life prediction of solder joint, the fatigue life of the key solder joint is predicted. The results show that the dangerous solder joint is located on the corner of the chip, where the max stress and strain is happened.
引用
收藏
页码:1018 / 1022
页数:5
相关论文
共 50 条
  • [1] The effect of Cu stud structure and eutectic solder electroplating on intermetallic growth and reliability of flip-chip solder bump
    Xiao, GW
    Chan, P
    Jian, C
    Teng, A
    Yuen, M
    [J]. 50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 54 - 59
  • [2] Gold stud bump in flip-chip applications
    Jordan, J
    [J]. TWENTY SEVENTH ANNUAL IEEE/CPMT/SEMI INTERNATIONAL ELECTRONICS MANUFACTURING TECHNOLOGY SYMPOSIUM, 2002, : 110 - 114
  • [3] A study in flip-chip UBM/bump reliability with effects of SnPb solder composition
    Wu, JD
    Zheng, PJ
    Lee, CW
    Hung, SC
    Lee, JJ
    [J]. 41ST ANNUAL PROCEEDINGS: INTERNATIONAL RELIABILITY PHYSICS SYMPOSIUM, 2003, : 132 - 139
  • [4] A study in flip-chip UBM/bump reliability with effects of SnPb solder composition
    Wu, JD
    Zheng, PJ
    Lee, CW
    Hung, SC
    Lee, JJ
    [J]. MICROELECTRONICS RELIABILITY, 2006, 46 (01) : 41 - 52
  • [5] Stud Bump Process for Flip-chip Research Improve UPH of Stud Bump
    Zheng Zhirong
    Cui Song
    Ma Lixin
    [J]. 2013 14TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY (ICEPT), 2013, : 6 - 10
  • [6] The Study of Thermal Mechanical Reliability of Different Copper Stud bump Solder Joints
    Zhang Jing
    Zhang Shanshan
    [J]. 2012 13TH INTERNATIONAL CONFERENCE ON ELECTRONIC PACKAGING TECHNOLOGY & HIGH DENSITY PACKAGING (ICEPT-HDP 2012), 2012, : 738 - 743
  • [7] Solder bump on copper stud (SBC) method of forming the solder joint in flip chip
    Tangpuz, C
    Cabahug, EA
    [J]. 55th Electronic Components & Technology Conference, Vols 1 and 2, 2005 Proceedings, 2005, : 280 - 283
  • [8] Effect of polyimide baking on bump resistance in flip-chip solder joints
    Cheng, Hsi-Kuei
    Feng, Shien-Ping
    Lai, Yi-Jen
    Liu, Kuo-Chio
    Wang, Ying-Lang
    Liu, Tzeng-Feng
    Chen, Chih-Ming
    [J]. MICROELECTRONICS RELIABILITY, 2014, 54 (03) : 629 - 632
  • [9] Effect of Cu stud microstructure and electroplating process on intermetallic compounds growth and reliability of flip-chip solder bump
    Xiao, GW
    Chan, PCH
    Teng, A
    Cai, J
    Yuen, MMF
    [J]. IEEE TRANSACTIONS ON COMPONENTS AND PACKAGING TECHNOLOGIES, 2001, 24 (04): : 682 - 690
  • [10] Reliability Analysis of Flip-Chip Packaging GaN Chip with Nano-Silver Solder BUMP
    Yan, Lei
    Liu, Peisheng
    Xu, Pengpeng
    Tan, Lipeng
    Zhang, Zhao
    [J]. MICROMACHINES, 2023, 14 (06)