A Novel Low-Power and Soft Error Recovery 10T SRAM Cell

被引:1
|
作者
Liu, Changjun [1 ]
Liu, Hongxia [1 ]
Yang, Jianye [1 ]
机构
[1] Xidian Univ, Sch Microelect, Key Lab Wide Band Gap Semicond Mat & Devices, Educ Minist, Xian 710071, Peoples R China
基金
中国国家自然科学基金;
关键词
soft error; single-event upset (SEU); radiation hardness; low power; MEMORY CELL; DESIGN; UPSET;
D O I
10.3390/mi14040845
中图分类号
O65 [分析化学];
学科分类号
070302 ; 081704 ;
摘要
In SRAM cells, as the size of transistors and the distance between transistors decrease rapidly, the critical charge of the sensitive node decreases, making SRAM cells more susceptible to soft errors. If radiation particles hit the sensitive nodes of a standard 6T SRAM cell, the data stored in the cell are flipped, resulting in a single event upset. Therefore, this paper proposes a low-power SRAM cell, called PP10T, for soft error recovery. To verify the performance of PP10T, the proposed cell is simulated by the 22 nm FDSOI process, and compared with the standard 6T cell and several 10T SRAM cells, such as Quatro-10T, PS10T, NS10T, and RHBD10T. The simulation results show that all of the sensitive nodes of PP10T can recover their data, even when S0 and S1 nodes flip at the same time. PP10T is also immune to read interference, because the change of the '0' storage node, directly accessed by the bit line during the read operation, does not affect other nodes. In addition, PP10T consumes very low-holding power due to the smaller leakage current of the circuit.
引用
下载
收藏
页数:11
相关论文
共 50 条
  • [31] Leakage Characterization of 10T SRAM Cell
    Islam, A.
    Hasan, M.
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2012, 59 (03) : 631 - 638
  • [32] Read Improved and Low Leakage Power CNTFET Based Hybrid 10t SRAM Cell for Low Power Applications
    M. Elangovan
    Kulbhushan Sharma
    Ashish Sachdeva
    Lipika Gupta
    Circuits, Systems, and Signal Processing, 2024, 43 : 1627 - 1660
  • [33] Read Improved and Low Leakage Power CNTFET Based Hybrid 10t SRAM Cell for Low Power Applications
    Elangovan, M.
    Sharma, Kulbhushan
    Sachdeva, Ashish
    Gupta, Lipika
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2023, 43 (3) : 1627 - 1660
  • [34] Design and Implementation of Low Power High Speed Robust 10T SRAM
    Radhika, K.
    Babu, Y. Murali Mohan
    Mishra, Suman
    2021 INTERNATIONAL CONFERENCE ON EMERGING SMART COMPUTING AND INFORMATICS (ESCI), 2021, : 674 - 677
  • [35] A low power Schmitt-trigger driven 10T SRAM Cell for high speed applications
    Soni, Lokesh
    Pandey, Neeta
    INTEGRATION-THE VLSI JOURNAL, 2024, 97
  • [36] A 10T Subthreshold SRAM Cell with Minimal Bitline Switching for Ultra-Low Power Applications
    Swaati
    Das, Bishnu Prasad
    VLSI DESIGN AND TEST, 2017, 711 : 487 - 495
  • [37] A robust multi-bit soft-error immune SRAM cell for low-power applications
    Abbasian, Erfan
    Sofimowloodi, Sobhan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2023, 115 (01) : 49 - 66
  • [38] A robust multi-bit soft-error immune SRAM cell for low-power applications
    Erfan Abbasian
    Sobhan Sofimowloodi
    Analog Integrated Circuits and Signal Processing, 2023, 115 : 49 - 66
  • [39] A Novel Low-Power Nonvolatile 8T1M SRAM Cell
    Singh, Damyanti
    Gupta, Kirti
    Pandey, Neeta
    ARABIAN JOURNAL FOR SCIENCE AND ENGINEERING, 2022, 47 (03) : 3163 - 3179
  • [40] A Novel Low-Power Nonvolatile 8T1M SRAM Cell
    Damyanti Singh
    Kirti Gupta
    Neeta Pandey
    Arabian Journal for Science and Engineering, 2022, 47 : 3163 - 3179