A robust multi-bit soft-error immune SRAM cell for low-power applications

被引:2
|
作者
Abbasian, Erfan [1 ]
Sofimowloodi, Sobhan [2 ]
机构
[1] Babol Noshirvani Univ Technol, Dept Elect & Comp Engn, Babol, Iran
[2] Amirkabir Univ Technol, Dept Elect Engn, Tehran, Iran
基金
欧洲研究理事会;
关键词
SRAM; Soft-error; Reliability; Low-power; Bit-interleaving; HALF-SELECT-FREE; ULTRA-LOW-POWER; SUBTHRESHOLD SRAM; 9T SRAM; 12T SRAM; BIT-LINE; VOLTAGE; LEAKAGE; DESIGN; INTERNET;
D O I
10.1007/s10470-023-02144-0
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Portable applications and battery-operated devices require highly reliable, stable, and low-power nanometer-sized embedded cache static random access memory (SRAM) cells. The conventional 6-transistor (6 T) SRAM cell and its variants suffer from malfunctioning during the read/write operations, and instability, and are vulnerable to the multi-bit soft-error rate at scaled technology node and low supply voltage (V-DD). In this regard, this paper proposes an 12 T SRAM cell with reliable functioning and reduced multi-bit soft-errors appropriate for low-power portable applications. This cell performs single-end bitline decoupled read operation and write data-dependent feedback-cutting-aware differential write operation to improve the read static noise margin (RSNM) and write static noise margin (WSNM), respectively. The presence of stack transistors in the cell core and read path, and also high virtual ground (V-GND) minimize the leakage power dissipation. The proposed cell is compared with other state-of-the-art SRAM cells at V-DD = 0.7 V and under harsh process, voltage, and temperature (PVT) variations. It offers at least 1.18X higher RSNM, 1.27X higher WSNM, and 2.02X lower leakage power dissipation. It also shows the second-best read power and incurs a penalty in write power. This cell shows at least 1.17X, 1.32X, and 1.04X smaller spread in read delay, RSNM, and WSNM, respectively, when subjected to PVT variations. In addition, the proposed cell eliminates the write half-select disturbance by employing a separate gate to drive the access transistors and thus column-interleaving structure and error correction coding can be applied to reduce multiple-bit upset and increase soft-error immunity. The soft-error in the proposed cell is reduced by at least 1.37X in critical charge. Generally, the proposed cell offers the best overall performance among all the compared cells by showing the highest proposed figure of merit.
引用
收藏
页码:49 / 66
页数:18
相关论文
共 50 条
  • [1] A robust multi-bit soft-error immune SRAM cell for low-power applications
    Erfan Abbasian
    Sobhan Sofimowloodi
    Analog Integrated Circuits and Signal Processing, 2023, 115 : 49 - 66
  • [2] A New Low-Power Soft-Error Tolerant SRAM Cell
    Axelos, Nicholas
    Pekmestzi, Kiamal
    Moschopoulos, Nikolaos
    IEEE ANNUAL SYMPOSIUM ON VLSI (ISVLSI 2010), 2010, : 399 - 404
  • [3] Bit-Slice Logic Interleaving for Spatial Multi-Bit Soft-Error Tolerance
    George, Nishant J.
    Elks, Carl R.
    Johnson, Barry W.
    Lach, John
    2010 IEEE-IFIP INTERNATIONAL CONFERENCE ON DEPENDABLE SYSTEMS AND NETWORKS DSN, 2010, : 141 - 150
  • [4] Highly stable soft-error immune SRAM with multi-node upset recovery for aerospace applications
    Bai, Na
    Zhou, Yueliang
    Xu, Yaohua
    Wang, Yi
    Chen, Zihan
    INTEGRATION-THE VLSI JOURNAL, 2023, 92 : 58 - 65
  • [5] A 10T Soft-Error-Immune SRAM With Multi-Node Upset Recovery for Low-Power Space Applications
    Pal, Soumitra
    Sahay, Shubham
    Ki, Wing-Hung
    Tsui, Chi-Ying
    IEEE TRANSACTIONS ON DEVICE AND MATERIALS RELIABILITY, 2022, 22 (01) : 85 - 88
  • [6] Robust Subthreshold 7T-SRAM Cell for Low-Power Applications
    Moradi, Farshad
    Madsen, Jens K.
    2014 IEEE 57TH INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS AND SYSTEMS (MWSCAS), 2014, : 893 - 896
  • [7] A Novel Low-Power and Soft Error Recovery 10T SRAM Cell
    Liu, Changjun
    Liu, Hongxia
    Yang, Jianye
    MICROMACHINES, 2023, 14 (04)
  • [8] A low-power and robust quaternary SRAM cell for nanoelectronics
    Bastani, Narges Hajizadeh
    Navi, Keivan
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2022, 111 (03) : 483 - 493
  • [9] A low-power and robust quaternary SRAM cell for nanoelectronics
    Narges Hajizadeh Bastani
    Keivan Navi
    Analog Integrated Circuits and Signal Processing, 2022, 111 : 483 - 493
  • [10] A Multi-bit Error Upset Immune 12T SRAM Cell for 5G Satellite Communications
    Ashish Sachdeva
    V. K. Tomar
    Wireless Personal Communications, 2021, 120 : 2201 - 2225