A robust multi-bit soft-error immune SRAM cell for low-power applications

被引:2
|
作者
Abbasian, Erfan [1 ]
Sofimowloodi, Sobhan [2 ]
机构
[1] Babol Noshirvani Univ Technol, Dept Elect & Comp Engn, Babol, Iran
[2] Amirkabir Univ Technol, Dept Elect Engn, Tehran, Iran
基金
欧洲研究理事会;
关键词
SRAM; Soft-error; Reliability; Low-power; Bit-interleaving; HALF-SELECT-FREE; ULTRA-LOW-POWER; SUBTHRESHOLD SRAM; 9T SRAM; 12T SRAM; BIT-LINE; VOLTAGE; LEAKAGE; DESIGN; INTERNET;
D O I
10.1007/s10470-023-02144-0
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Portable applications and battery-operated devices require highly reliable, stable, and low-power nanometer-sized embedded cache static random access memory (SRAM) cells. The conventional 6-transistor (6 T) SRAM cell and its variants suffer from malfunctioning during the read/write operations, and instability, and are vulnerable to the multi-bit soft-error rate at scaled technology node and low supply voltage (V-DD). In this regard, this paper proposes an 12 T SRAM cell with reliable functioning and reduced multi-bit soft-errors appropriate for low-power portable applications. This cell performs single-end bitline decoupled read operation and write data-dependent feedback-cutting-aware differential write operation to improve the read static noise margin (RSNM) and write static noise margin (WSNM), respectively. The presence of stack transistors in the cell core and read path, and also high virtual ground (V-GND) minimize the leakage power dissipation. The proposed cell is compared with other state-of-the-art SRAM cells at V-DD = 0.7 V and under harsh process, voltage, and temperature (PVT) variations. It offers at least 1.18X higher RSNM, 1.27X higher WSNM, and 2.02X lower leakage power dissipation. It also shows the second-best read power and incurs a penalty in write power. This cell shows at least 1.17X, 1.32X, and 1.04X smaller spread in read delay, RSNM, and WSNM, respectively, when subjected to PVT variations. In addition, the proposed cell eliminates the write half-select disturbance by employing a separate gate to drive the access transistors and thus column-interleaving structure and error correction coding can be applied to reduce multiple-bit upset and increase soft-error immunity. The soft-error in the proposed cell is reduced by at least 1.37X in critical charge. Generally, the proposed cell offers the best overall performance among all the compared cells by showing the highest proposed figure of merit.
引用
收藏
页码:49 / 66
页数:18
相关论文
共 50 条
  • [21] Performance Analysis of 8T FinFET SRAM Bit-Cell for Low-power Applications
    Birla, Shilpi
    Shukla, Neeraj K.
    Singh, Neha
    Raja, Ram Kumar
    PROCEEDINGS OF THE 2020 5TH INTERNATIONAL CONFERENCE ON COMPUTING, COMMUNICATION AND SECURITY (ICCCS-2020), 2020,
  • [22] CMOS latch bit-cell array for low-power SRAM design
    Chung, Yeonbae
    Cheng, Weijie
    IEICE ELECTRONICS EXPRESS, 2010, 7 (15): : 1145 - 1151
  • [23] A soft-error resilient low power static random access memory cell
    Sachdeva, Ashish
    Tomar, V. K.
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2021, 109 (01) : 187 - 211
  • [24] An error efficient and low complexity approximate multi-bit adder for image processing applications
    Priyadharshni, M.
    Raj Gupta, Antra
    Nithish Kumar, V.
    Kumaravel, S.
    INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2021, 49 (08) : 2373 - 2381
  • [25] A soft-error resilient low power static random access memory cell
    Ashish Sachdeva
    V. K. Tomar
    Analog Integrated Circuits and Signal Processing, 2021, 109 : 187 - 211
  • [26] Design of a Highly Stable and Robust 10T SRAM Cell for Low-Power Portable Applications
    Erfan Abbasian
    Morteza Gholipour
    Circuits, Systems, and Signal Processing, 2022, 41 : 5914 - 5932
  • [27] Aster: Multi-Bit Soft Error Recovery Using Idempotent Processing
    Naveed, Kashif
    Wu, Hui
    IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2020, 8 (04) : 928 - 937
  • [28] Design of a Highly Stable and Robust 10T SRAM Cell for Low-Power Portable Applications
    Abbasian, Erfan
    Gholipour, Morteza
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2022, 41 (10) : 5914 - 5932
  • [29] A low-power embedded SRAM for wireless applications
    Cosemans, Stefan
    Dehaene, Wim
    Catthoor, Francky
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (07) : 1607 - 1617
  • [30] A high-resolution low-power and multi-bit incremental converter with smart-DEM
    Yao Liu
    Edoardo Bonizzoni
    Alessandro D’Amato
    Franco Maloberti
    Analog Integrated Circuits and Signal Processing, 2015, 82 : 663 - 674